

**Certification Report** 

## BSI-DSZ-CC-0728-2011

for

Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software

from

**Infineon Technologies AG** 

BSI - Bundesamt für Sicherheit in der Informationstechnik, Postfach 20 03 63, D-53133 Bonn Phone +49 (0)228 99 9582-0, Fax +49 (0)228 9582-5477, Infoline +49 (0)228 99 9582-111



Bundesamt für Sicherheit in der Informationstechnik

Deutsches 4

erteilt vom



## IT-Sicherheitszertifikat

Bundesamt für Sicherheit in der Informationstechnik

#### BSI-DSZ-CC-0728-2011

Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software

| from            | Infineon Technologies AG                                                                |
|-----------------|-----------------------------------------------------------------------------------------|
| PP Conformance: | Security IC Platform Protection Profile, Version 1.0, 15 June 2007, BSI-CC-PP-0035-2007 |
| Functionality:  | PP conformant plus product specific extensions<br>Common Criteria Part 2 extended       |
| Assurance:      | Common Criteria Part 3 conformant<br>EAL 5 augmented by ALC_DVS.2 and AVA_VAN.5         |



Common Criteria Recognition Arrangement for components up to EAL 4



The IT product identified in this certificate has been evaluated at an approved evaluation facility using the Common Methodology for IT Security Evaluation (CEM), Version 3.1 extended by advice of the Certification Body for components beyond EAL 5 and guidance specific for the technology of the product for conformance to the Common Criteria for IT Security Evaluation (CC), Version 3.1.

This certificate applies only to the specific version and release of the product in its evaluated configuration and in conjunction with the complete Certification Report.

The evaluation has been conducted in accordance with the provisions of the certification scheme of the German Federal Office for Information Security (BSI) and the conclusions of the evaluation facility in the evaluation technical report are consistent with the evidence adduced.

This certificate is not an endorsement of the IT product by the Federal Office for Information Security or any other organisation that recognises or gives effect to this certificate, and no warranty of the IT product by the Federal Office for Information Security or any other organisation that recognises or gives effect to this certificate, is either expressed or implied.

Bonn, 5 May 2011 For the Federal Office for Information Security



Bernd Kowalski Head of Department

This page is intentionally left blank.

## **Preliminary Remarks**

Under the BSIG<sup>1</sup> Act, the Federal Office for Information Security (BSI) has the task of issuing certificates for information technology products.

Certification of a product is carried out on the instigation of the vendor or a distributor, hereinafter called the sponsor.

A part of the procedure is the technical examination (evaluation) of the product according to the security criteria published by the BSI or generally recognised security criteria.

The evaluation is normally carried out by an evaluation facility recognised by the BSI or by BSI itself.

The result of the certification procedure is the present Certification Report. This report contains among others the certificate (summarised assessment) and the detailed Certification Results.

The Certification Results contain the technical description of the security functionality of the certified product, the details of the evaluation (strength and weaknesses) and instructions for the user.

<sup>&</sup>lt;sup>1</sup> Act on the Federal Office for Information Security (BSI-Gesetz - BSIG) of 14 August 2009, Bundesgesetzblatt I p. 2821

## Contents

| A | Certification                                                   | 7   |
|---|-----------------------------------------------------------------|-----|
|   | 1 Specifications of the Certification Procedure                 | 7   |
|   | 2 Recognition Agreements                                        | 7   |
|   | 2.1 European Recognition of ITSEC/CC – Certificates (SOGIS-MRA) | 7   |
|   | 2.2 International Recognition of CC – Certificates (CCRA)       | 8   |
|   | 3 Performance of Evaluation and Certification                   | 8   |
|   | 4 Validity of the Certification Result                          | 9   |
|   | 5 Publication                                                   | 9   |
| В | Certification Results                                           | 11  |
|   | 1 Executive Summary                                             | .12 |
|   | 2 Identification of the TOE                                     | .14 |
|   | 3 Security Policy                                               | .16 |
|   | 4 Assumptions and Clarification of Scope                        | .16 |
|   | 5 Architectural Information                                     | .17 |
|   | 6 Documentation                                                 | .17 |
|   | 7 IT Product Testing                                            | .18 |
|   | 8 Evaluated Configuration                                       | .19 |
|   | 9 Results of the Evaluation                                     | .20 |
|   | 9.1 CC specific results                                         | .20 |
|   | 9.2 Results of cryptographic assessment                         | .21 |
|   | 10 Obligations and Notes for the Usage of the TOE               | .21 |
|   | 11 Security Target                                              | .22 |
|   | 12 Definitions                                                  | .23 |
|   | 12.1 Acronyms                                                   | .23 |
|   | 12.2 Glossary                                                   | .25 |
|   | 13 Bibliography                                                 | .26 |
| С | Excerpts from the Criteria                                      | .29 |
| D | Annexes                                                         | .39 |
|   |                                                                 |     |

## A Certification

## **1** Specifications of the Certification Procedure

The certification body conducts the procedure according to the criteria laid down in the following:

- BSIG<sup>2</sup>
- BSI Certification Ordinance<sup>3</sup>
- BSI Schedule of Costs<sup>4</sup>
- Special decrees issued by the Bundesministerium des Innern (Federal Ministry of the Interior)
- DIN EN 45011 standard
- BSI certification: Procedural Description (BSI 7125) [3]
- Common Criteria for IT Security Evaluation (CC), Version 3.1<sup>5</sup>[1]
- Common Methodology for IT Security Evaluation, Version 3.1 [2]
- BSI certification: Application Notes and Interpretation of the Scheme (AIS) [4]

## 2 **Recognition Agreements**

In order to avoid multiple certification of the same product in different countries a mutual recognition of IT security certificates - as far as such certificates are based on ITSEC or CC - under certain conditions was agreed.

#### 2.1 European Recognition of ITSEC/CC – Certificates (SOGIS-MRA)

The SOGIS-Mutual Recognition Agreement (SOGIS-MRA) Version 3 became effective in April 2010. It defines the recognition of certificates for IT-Products at a basic recognition level and in addition at higher recognition levels for IT-Products related to certain technical domains only.

The basic recognition level includes Common Criteria (CC) Evaluation Assurance Levels EAL1 to EAL4 and ITSEC Evaluation Assurance Levels E1 to E3 (basic). For higher recognition levels the technical domain Smart card and similar Devices has been defined. It includes assurance levels beyond EAL4 resp. E3 (basic).

The new agreement was initially signed by the national bodies of Finland, France, Germany, The Netherlands, Norway, Spain, Sweden and the United Kingdom.

<sup>&</sup>lt;sup>2</sup> Act on the Federal Office for Information Security (BSI-Gesetz - BSIG) of 14 August 2009, Bundesgesetzblatt I p. 2821

<sup>&</sup>lt;sup>3</sup> Ordinance on the Procedure for Issuance of a Certificate by the Federal Office for Information Security (BSI-Zertifizierungsverordnung, BSIZertV) of 07 July 1992, Bundesgesetzblatt I p. 1230

<sup>&</sup>lt;sup>4</sup> Schedule of Cost for Official Procedures of the Bundesamt für Sicherheit in der Informationstechnik (BSI-Kostenverordnung, BSI-KostV) of 03 March 2005, Bundesgesetzblatt I p. 519

<sup>&</sup>lt;sup>5</sup> Proclamation of the Bundesministerium des Innern of 12 February 2007 in the Bundesanzeiger dated 23 February 2007, p. 3730

Within the terms of this agreement the German Federal Office for Information Security (BSI) recognises

- for the basic recognition level certificates issued as of April 2010 by the national certification bodies of France, The Netherlands, Spain and the United Kingdom.
- for the higher recognition level in the technical domain Smart card and similar Devices certificates issued as of April 2010 by the national certification bodies of France, The Netherlands and the United Kingdom.

In addition, certificates issued for Protection Profiles based on Common Criteria are part of the recognition agreement.

The SOGIS-MRA logo printed on the certificate indicates that it is recognised under the terms of this agreement.

Historically, the first SOGIS-Mutual Recognition Agreement Version 1 (ITSEC only) became initially effective in March 1998. It was extended in 1999 to include certificates based on the Common Criteria (MRA Version 2). Recognition of certificates previously issued under these older versions of the SOGIS-Mutual Recognition Agreement is being continued.

#### 2.2 International Recognition of CC – Certificates (CCRA)

An arrangement (Common Criteria Recognition Arrangement) on the mutual recognition of certificates based on the CC Evaluation Assurance Levels up to and including EAL 4 has been signed in May 2000 (CCRA). It includes also the recognition of Protection Profiles based on the CC.

As of January 2009 the arrangement has been signed by the national bodies of: Australia, Austria, Canada, Czech Republic, Denmark, Finland, France, Germany, Greece, Hungary, India, Israel, Italy, Japan, Republic of Korea, Malaysia, The Netherlands, New Zealand, Norway, Pakistan, Republic of Singapore, Spain, Sweden, Turkey, United Kingdom, United States of America. The current list of signatory nations and approved certification schemes can be seen on the web site: <u>http://www.commoncriteriaportal.org</u>

The Common Criteria Recognition Arrangement logo printed on the certificate indicates that this certification is recognised under the terms of this agreement.

The Common Criteria Recognition Arrangement logo printed on the certificate indicates that this certification is recognised under the terms of this agreement. This evaluation contains the components ALC\_DVS.2, AVA\_VAN.5, ADV\_FSP.5, ADV\_INT.2, ADV\_TDS.4, ALC\_CMS.5, ALC\_TAT.2 and ATE\_DPT.3 that are not mutually recognised in accordance with the provisions of the CCRA. For mutual recognition the EAL4 components of these assurance families are relevant.

## **3** Performance of Evaluation and Certification

The certification body monitors each individual evaluation to ensure a uniform procedure, a uniform interpretation of the criteria and uniform ratings.

The product Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software has undergone the certification procedure at BSI. This is a re-certification based on BSI-DSZ-CC-0640-2010. Specific results from the evaluation process BSI-DSZ-CC-0640-2010 were re-used.

The evaluation of the product Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software was conducted by TÜV Informationstechnik GmbH. The evaluation was completed on 29 April 2011. The TÜV Informationstechnik GmbH is an evaluation facility (ITSEF)<sup>6</sup> recognised by the certification body of BSI.

For this certification procedure the sponsor and applicant is: Infineon Technologies AG.

The product was developed by: Infineon Technologies AG.

The certification is concluded with the comparability check and the production of this Certification Report. This work was completed by the BSI.

## 4 Validity of the Certification Result

This Certification Report only applies to the version of the product as indicated. The confirmed assurance package is only valid on the condition that

- all stipulations regarding generation, configuration and operation, as given in the following report, are observed,
- the product is operated in the environment described, where specified in the following report and in the Security Target.

For the meaning of the assurance levels please refer to the excerpts from the criteria at the end of the Certification Report.

The Certificate issued confirms the assurance of the product claimed in the Security Target at the date of certification. As attack methods evolve over time, the resistance of the certified version of the product against new attack methods needs to be re-assessed. Therefore, the sponsor should apply for the certified product being monitored within the assurance continuity program of the BSI Certification Scheme (e.g. by a re-certification). Specifically, if results of the certification are used in subsequent evaluation and certification procedures, in a system integration process or if a user's risk management needs regularly updated results, it is recommended to perform a re-assessment on a regular e.g. annual basis.

In case of changes to the certified version of the product, the validity can be extended to the new versions and releases, provided the sponsor applies for assurance continuity (i.e. re-certification or maintenance) of the modified product, in accordance with the procedural requirements, and the evaluation does not reveal any security deficiencies.

## 5 Publication

The product Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software has been included in the BSI list of the certified products, which is published regularly (see also Internet: <u>https://www.bsi.bund.de</u> and [5]). Further information can be obtained from BSI-Infoline +49 228 9582-111.

<sup>&</sup>lt;sup>6</sup> Information Technology Security Evaluation Facility

Further copies of this Certification Report can be requested from the developer<sup>7</sup> of the product. The Certification Report may also be obtained in electronic form at the internet address stated above.

<sup>&</sup>lt;sup>7</sup> Infineon Technologies AG Am Campeon 1-12 85579 Neubiberg

## **B** Certification Results

The following results represent a summary of

- the Security Target of the sponsor for the Target of Evaluation,
- the relevant evaluation results from the evaluation facility, and
- complementary notes and stipulations of the certification body.

## **1** Executive Summary

The Target of Evaluation (TOE) is **Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software**. The TOE is a member of the Security Controller family SLE70, provides a real 16-bit CPU-architecture and is compatible to the Intel 80251 architecture. The TOE consists of a core system, memories, co-processors, peripherals, security modules and analogue peripherals. The major components of the core system are the two CPUs (Central Processing Units), the MMU (Memory Management Unit) and the MED (Memory Encryption/Decryption Unit). The co-processor block contains the processors for RSA/EC and DES/AES processing, while the peripheral block contains the random number generation and the external interfaces service. The peripheral block contains also the timers and a watchdog. All data of the memory block are encrypted and all memory types are equipped with an error detection code (EDC), the EEPROM in addition with an error correction code (ECC). The security modules serve for operation within the specified range and manage the alarms.

The dual interface controller is able to communicate using either the contact based or the contactless interface. The implemented dual interface provides flexibility in using different communication protocols: ISO 7816, ISO 14443 Type A and Type B, FELICA® - ISO/IEC 18092 passive mode, Mifare compatible Interface or the Digital Contactless Bridge (DCLB) mode can be chosen and configured. The DCLB mode is provided by the specific TOE derivatives as listed in Table 3 and enables the use of an external analogue interface or near field communication (NFC) modem via the ISO-pads. Those external analogue modems are typically deemed for applications running in mobile devices and are not part of this TOE. In case of running the DCLB mode, which depends on the customer order and TOE start-up, the part of the contactless interface using the external antenna is out of operation. The availability of the DCLB mode is configured during TOE production and depends on the customer order. Regarding the DCLB enabled derivates it depends on the operating system of how the pads are used.

The TOE implements a full 16 MByte linear addressable memory space for each privilege level, a simple scalable Memory Management concept and a scalable stack size. The flexible memory concept consists of ROM and Flash-memory as part of the non volatile memory (NVM), respectively EEPROM. The block diagram of the TOE is shown in [6], Figure 1. The TOE comprises as one part the hardware of the smart card security controller in various configurations.

This TOE is intended to be used in smart cards for particularly security relevant applications and for its previous use as developing platform for smart card operating systems according to the life cycle model from [7]. The term Smartcard Embedded Software is used in the following for all operating systems and applications stored and executed on the TOE. The TOE is the platform for the Smartcard Embedded Software. The Smartcard Embedded Software itself is not part of the TOE.

All products based on the M7820 representing this TOE are identically from hardware perspective and produced with the same masks. The first metal mask (called M1 mask) contains the derivate specific information (e.g. development code, first digit of the design step and i.e. ROM mask data). Depending on the blocking configuration an M7820 product can have different user available memory sizes and can come with or without individual accessible cryptographic co-processors. For example a product with the M-number M7820 in the field can come in one project with the fully available EEPROM or in another project

with equal or any other EEPROM size below the physical implementation size, depending on the user requirements. And more, the user is free to choice prior to production, whether he needs the symmetric co-processor SCP, or the asymmetric coprocessor Crypto2304T, or both, or none of them. In addition, the user is also free to choice whether the TOE comes with a free combination of delivered cryptographic libraries or without any.

The entire configuration is done during the manufacturing process of the TOE according to the choice of the user. All differences between the products of this TOE are realized by means of blocking without changing the hardware. Therefore, all products of this TOE are equal from hardware perspective.

The blocking of the EEPROM is done by setting the according value in the chip configuration page, which is not available to the user. The same means of blocking are also used for switching on and off the accessibility of the cryptographic co-processors SCP and/or Crypto2304T and also for the configuration of the XRAM and ROM sizes.

The memory settings are done during the production process by programming the physical start and end-address of the user available memory areas. The entire configuration page including also the other blocking information can not be changed by the user afterwards and is protected against manipulation. For more details please refer to the Security Target [6], chapter 1.

This TOE is equipped with Flash Loader Software (FL) to allow the download of user software, i.e. the operating system and applications. Various options can be chosen by the user to implement his software during production. For more details please refer to the Security Target [6], chapter 1.

The Security Target [6] is the basis for this certification. It is based on the certified Protection Profile Security IC Platform Protection Profile, Version 1.0, 15 June 2007, BSI-CC-PP-0035-2007 [7].

The TOE Security Assurance Requirements (SAR) are based entirely on the assurance components defined in Part 3 of the Common Criteria (see part C or [1], Part 3 for details). The TOE meets the assurance requirements of the Evaluation Assurance Level EAL 5 augmented by ALC\_DVS.2 and AVA\_VAN.5.

The TOE Security Functional Requirements (SFR) relevant for the TOE are outlined in the Security Target [6], chapter 7. They are selected from Common Criteria Part 2 and some of them are newly defined. Thus the TOE is CC Part 2 extended.

The TOE Security Functional Requirements are implemented by the following TOE Security Features:

| TOE Security Features | Addressed issue                         |
|-----------------------|-----------------------------------------|
| SF_DPM                | Device Phase Management                 |
| SF_PS                 | Protection against Snooping             |
| SF_PMA                | Protection against Modification Attacks |
| SF_PLA                | Protection against Logical Attacks      |
| SF_CS                 | Cryptographic Support                   |



For more details please refer to the Security Target [6], chapter 8.

The assets to be protected by the TOE are defined in the Security Target [6], chapter 4.1.2. Based on these assets the TOE Security Environment is defined in terms of Assumptions, Threats and Organisational Security Policies. This is outlined in the Security Target [6], chapter 4.2.

The TOE has various configurations. The entire configuration is done during the manufacturing process of the TOE according to the choice of the user. All differences between the products of this TOE are realized by means of blocking without changing the hardware. Therefore, all products of this TOE are equal from the hardware perspective. Please refer to chapter 8 for more details about the configurations.

The vulnerability assessment results as stated within this certificate do not include a rating for those cryptographic algorithms and their implementation suitable for encryption and decryption (see BSIG Section 9, Para. 4, Clause 2).

The certification results only apply to the version of the product indicated in the certificate and on the condition that all the stipulations are kept as detailed in this Certification Report. This certificate is not an endorsement of the IT product by the Federal Office for Information Security (BSI) or any other organisation that recognises or gives effect to this certificate, and no warranty of the IT product by BSI or any other organisation that recognises or gives effect to this certificate, is either expressed or implied.

## 2 Identification of the TOE

The Target of Evaluation (TOE) is called:

# Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software

| No | Туре            | Identifier                                                         | Release                                        | Form of delivery                                                             |
|----|-----------------|--------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------|
| 1  | HW              | M7820 Smart Card IC                                                | A11 (produced in Dresden)                      | Wafer or packaged module                                                     |
| 2  | FW              | Flash Loader                                                       | 3.60.009 and FL<br>patch version<br>VP3.61.002 |                                                                              |
| 3  | FW              | STS Self Test Software (the IC Dedicated Test Software)            | V78.01.09.09 and<br>STS patch version<br>v800B |                                                                              |
| 4  | FW              | RMS Resource Management System (the IC Dedicated Support Software) | V8000 B001B and overall patch 80 14            | Stored in reserved area of<br>User ROM on the IC (patch<br>stored in EEPROM) |
| 5  | FW              | SAM library                                                        | V20.22                                         | Stored in reserved area of<br>User ROM on the IC (patch<br>stored in EEPROM) |
| 6  | SW <sup>8</sup> | ROM code (including Embedded Software and crypto libraries)        | -                                              | Stored in User ROM on the IC                                                 |

The following table outlines the TOE deliverables:

<sup>&</sup>lt;sup>8</sup> Only in case the IC Embedded Software Developer provides Infineon with code for ROM.

| No | Туре            | Identifier                                                                                      | Release                                | Form of delivery                 |  |  |
|----|-----------------|-------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------|--|--|
| 7  | SW <sup>9</sup> | NVM image (including Embedded Software and crypto libraries)                                    | -                                      | Stored in Flash memory on the IC |  |  |
| 8  | sw              | RSA library (optional)                                                                          | RSA2048 v1.02.008<br>RSA4096 v1.02.008 | Object code in electronic form   |  |  |
| 9  | SW              | EC library (optional)                                                                           | EC v1.02.008                           | Object code in electronic form   |  |  |
| 10 | sw              | SHA-2 library (optional)                                                                        | SHA-2 v1.01                            | Object code in electronic form   |  |  |
| 11 | sw              | Toolbox library (optional)                                                                      | Toolbox v1.02.008                      | Object code in electronic form   |  |  |
| 12 | DOC             | SLE/SLM 70 Family Production<br>Personalization Manual, Chip Card &<br>Security                 | 2010-12-13                             | Hardcopy and pdf-file            |  |  |
| 13 | DOC             | SLx 70 Family Hardware Reference<br>Manual                                                      | 2010-11-18                             | Hardcopy and pdf-file            |  |  |
| 14 | DOC             | SLx 70 Family SLE78 & SLB78<br>Product (C11FL/C120FL technology)<br>Errata Sheet                | 2011-04-15                             | Hardcopy and pdf-file            |  |  |
| 15 | DOC             | SLx 78 Controllers Security<br>Guidelines User Manual                                           | 2011-02-17                             | Hardcopy and pdf-file            |  |  |
| 16 | DOC             | SLE 70 Family Programmer's<br>Reference User's Manual                                           | 2010-12-02                             | Hardcopy and pdf-file            |  |  |
| 17 | DOC             | SLE70 Asymmetric Crypto Library for<br>Crypto@2304T RSA/ECC/Toolbox<br>User Interface           | 2010-11-11                             | Hardcopy and pdf-file            |  |  |
| 18 | DOC             | Crypto@2304T User Manual                                                                        | 2010-03-23                             | Hardcopy and pdf-file            |  |  |
| 19 | DOC             | SLx70 Family Secure Hash Algorithm<br>SHA-2 (SHA 256/224, SHA 512/384)<br>Library Version V1.01 | 2009-11                                | Hardcopy and pdf-file            |  |  |

Table 2: Deliverables of the TOE

A processing step during production testing incorporates the chip-individual features into the hardware of the TOE. The individual TOE hardware is uniquely identified by its serial number. The serial number comprises the lot number, the wafer number and the coordinates of the chip on the wafer. Each individual TOE can therefore be traced unambiguously and thus assigned to the entire development and production process. The hardware part of the TOE is identified by M7820 A11 and produced in Dresden/Germany. Another characteristic of the TOE are the chip identification data. In the field, the IC Embedded Software Developer can clearly identify a product in question by the ChipIdent function and the user guidance, whereas an additional RMS function provides the complete chip configuration besides the Flash Loader version. An additional command of the Flash Loader software allows the clear identification of the Flash Loader version. Thereby, the exact and clear identification of any product with its exact configuration of this TOE is given. The chip type byte identifies the different versions of the TOE as listed in chapter 8.

<sup>&</sup>lt;sup>9</sup> Only in case the IC Embedded Software Developer provides Infineon with code for Flash memory.

Different Chip Type codes exist for different design versions (e.g. M7820 A10 and M7820 A11). The chip type, version number and the fabrication facility are coded in the chip identification data as follows [12], chapter 8.16.1.3:

- Byte 04 of the chip identification data contains the identifier byte of the product (compare table 3),
- Byte 05 of the chip identification data contains the identifier of the design step in the format xxyy yyyy where xx = 00 or 01 (for A or B for the Dresden production site) and yyyyyy = 1...63 (e.g. design step A12 is coded as 0000 1100),
- Byte 06 of the chip identification data contains the Fabrication facility (e.g. 0010 for Dresden).

In addition to the hardware part, the TOE consists of firmware parts and software parts. The software parts are the crypto library RSA, the crypto library EC, the crypto library SHA-211, the Toolbox and the Base library. The software parts provide some functionality via an API to the IC embedded software, except the Base library which is used internally only.

The firmware parts are the RMS library, the Service Algorithm (SAM), the STS firmware for test purpose, providing some functionality via an API to the IC Embedded Software, and the Flash Loader for downloading user software to the NVM. The STS is implemented in a separated Test-ROM being part of the TOE. For the version number of firmware and software parts of the TOE refer to table 2.

The TOE can be delivered with or without the RSA library and / or the EC library and / or the SHA-2 library and / or the Toolbox library and the Base library. The Toolbox library provides the user optionally basic arithmetic and modular arithmetic operations, in order to support user software development using long integer operations. The Base Library provides the low level interface to the asymmetric cryptographic coprocessor and has no user available interface.

## 3 Security Policy

The Security Policy is expressed by the set of Security Functional Requirements and implemented by the TOE. It covers the following issues:

Symmetric cryptographic block cipher algorithms (Triple-DES and AES), to ensure the confidentiality of plain text data by encryption and to support secure authentication protocols and it will provide a random number generation of appropriate quality.

The RSA library is used to provide a high level interface to RSA (Rivest, Shamir, Adleman) cryptography implemented on the hardware component Crypto2304T and includes countermeasures against SPA, DPA and DFA attacks. The EC library is used to provide a high level interface to Elliptic Curve cryptography implemented on the hardware component Crypto2304T and includes countermeasures against SPA, DPA and DFA attacks. The SHA-library provides the calculation of a hash value of freely chosen data input in the CPU.

## 4 Assumptions and Clarification of Scope

The Assumptions defined in the Security Target and some aspects of Threats and Organisational Security Policies are not covered by the TOE itself. These aspects lead to specific security objectives to be fulfilled by the TOE-Environment. The following topics are

of relevance: protection during packaging, finishing and personalization, usage of hardware platform and treatment of user data. Details can be found in the Security Target [6], chapter 4.3.

### 5 Architectural Information

The TOE is an integrated circuits (IC) providing a platform to a smart card operating system and smart card application software. A top level block diagram and a list of subsystems can be found within the TOE description of the Security Target [6], chapter 2.1.

The TOE provides a real 16-bit CPU-architecture and is compatible to the Intel 80251 architecture. The major components of the core system are the two CPUs (Central Processing Units), the MMU (Memory Management Unit) and MED (Memory Encryption/Decryption Unit). The two CPUs control each other in order to detect faults and serve by this for data integrity. The TOE implements a full 16 MByte linear addressable memory space for each privilege level, a simple scalable Memory Management concept and a scalable stack size. The flexible memory concept consists of ROM and Flash-memory as part of the non volatile memory (NVM), respectively EEPROM. For the EEPROM memory the Unified Channel Programming (UCP) memory technology is used.

The two cryptographic co-processors serve the need of modern cryptography: The symmetric coprocessor (SCP) combines both AES and Triple-DES with dual-key or triple-key hardware acceleration. The Asymmetric Crypto Co-processor, called Crypto2304T in the following, is an optimized version of the Crypto@1408 used in the SLE88-family with performance improvements for RSA-2048 bit (4096-bit with CRT) and Elliptic Curve (EC) cryptography.

The software part of the TOE consists of the cryptographic RSA-, EC- and the SHA-2 libraries and the supporting Toolbox and Base libraries. If RSA or EC or Toolbox or combinations hereof are part of the shipment, automatically the Base library is included. The Base library provides the low level interface to the asymmetric cryptographic coprocessor and has no user available interface.

Part of the evaluation are the RSA straight operations with key length from 1024 Bits to 2048 Bits, and the RSA CRT operations with key lengths of 1024 Bits to 4096 Bits. Note that key lengths below 1024 Bits are not included in the certificate. The RSA library is delivered as object code and in this way integrated in the user software. The RSA library can perform RSA operations from 512 to 4096 bits. Depending on the customer's choice, the TOE can be delivered with the 4096 code portion or with the 2048 code portion only. The 2048 code portion is included in both.

The Flash Loader is a firmware located in the user-ROM and allowing downloading the user software or parts of it to the EEPROM flash memory. After completion of the download the Flash Loader can be permanently deactivated by the user.

For more details please refer to the Security Target [6], chapter 1.2 and 2.2.2.

#### 6 Documentation

The evaluated documentation as outlined in table 2 is being provided with the product to the customer. This documentation contains the required information for secure usage of the TOE in accordance with the Security Target.

Additional obligations and notes for secure usage of the TOE as outlined in chapter 10 of this report have to be followed.

## 7 IT Product Testing

The tests performed by the developer were divided into six categories:

- technology development tests as the earliest tests to check the technology against the specification and to get the technology parameters used in simulations of the circuitry (this testing is not strictly related to Security Functionalities);
- 2. tests which are performed in a simulation environment with different tools for the analogue circuitries and for the digital parts of the TOE;
- 3. regression tests of the hardware within a simulation environment based on special software dedicated only for the regression tests;
- 4. regression tests which are performed for the IC Dedicated Test Software and for the IC Dedicated Support Software on emulator versions of the TOE and within a software simulation of chip in special hardware;
- 5. characterisation and verification tests to release the TOE to production:

a) used to determine the behaviour of the chip with respect to different operating conditions and varied process parameters (often also referred to as characterisation tests);

b) special verification tests for Security Functionalities which were done with samples of the TOE (referred also as developers security evaluation) and which include also layout tests by automatic means and optical control, in order to verify statements concerning the layout;

6. functional production tests, which are done for every chip to check its correct functionality as a last step of the production process (phase 3).

The developer tests cover all Security Functionalities and all security mechanisms as identified in the Functional specification.

The evaluators were able to repeat the tests of the developer either using the library of programs, tools and prepared chip samples delivered to the evaluator or at the developers site. They performed independent tests to supplement, augment and to verify the tests performed by the developer. The tests of the developer were repeated by sampling, by repetition of complete regression tests and by software routines developed by the evaluators and computed on samples with an evaluation operating system. For the developer tests repeated by the evaluators other test parameters were used and the test equipment was varied. Security features of the TOE realised by specific design and layout measures were checked by the evaluators during layout inspections both in design data and on the final product.

The evaluation has shown that the actual version of the TOE provides the security functionalities as specified by the developer. The test results confirm the correct implementation of the TOE security functionalities.

For penetration testing the evaluators took all security functionalities into consideration. Intensive penetration testing was planned based on the analysis results and performed for the underlying mechanisms of security functionalities using bespoke equipment and expert know how. The penetration tests considered both the physical tampering of the TOE and

attacks which do not modify the TOE physically. The penetration tests results confirm that the TOE is resistant to attackers with high attack potential in the intended environment for the TOE.

## 8 Evaluated Configuration

This certification covers the following configurations of the TOE:

• Smartcard IC M7820 A11.

Depending on the blocking configuration a M7820 product can have different user available memory sizes and can come with or without individual accessible cryptographic co-processors. For example a product with the M-number M7820 in the field can come in one project with the fully available EEPROM or in another project with equal or any other EEPROM-size below the physical implementation size, depending on the user requirements. And more, the user is free to choice prior to production, whether he needs the symmetric co-processor SCP, or the asymmetric co-processor Crypto2304T, or both, or none of them. In addition, the user is also free to choice whether the TOE comes with a free combination of delivered cryptographic libraries or without any. The user is furthermore free to choose whether he needs the DCLB interface. If not, the TOE comes with a blocked DCLB mode. In addition, the user is also free to choice whether the TOE comes with a free combination of delivered cryptographic libraries or without any.

| Chip<br>Type | Sales Name     | NVM<br>kByte <sup>10</sup> | ROM<br>kByte <sup>10</sup> | XRAM<br>kByte <sup>10</sup> | ISO<br>7816 | ISO<br>14443 | Mifare<br>comp.<br>Interface | FELICA®/<br>ISO/IEC 18092<br>Passive mode |
|--------------|----------------|----------------------------|----------------------------|-----------------------------|-------------|--------------|------------------------------|-------------------------------------------|
| A0h          | SLE78CLX1440P  | 144                        | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| A2h          | SLE78CLX1440PM | 144                        | 280                        | 8                           | Yes         | Yes          | Yes                          | No                                        |
| A3h          | SLE78CLX1440PS | 144                        | 280                        | 8                           | Yes         | Yes          | No                           | Yes                                       |
| A4h          | SLE78CLX1600P  | 160                        | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| A5h          | SLE78CLX1600PM | 160                        | 280                        | 8                           | Yes         | Yes          | Yes                          | No                                        |
| A6h          | SLE78CLX1600PS | 160                        | 280                        | 8                           | Yes         | Yes          | No                           | Yes                                       |
| A7h          | SLE78CLX1280P  | 128                        | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| A8h          | SLE78CLX1000P  | 100                        | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| A9h          | SLE78CLX800P   | 80                         | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| AAh          | SLE78CLX800PS  | 80                         | 280                        | 8                           | Yes         | Yes          | No                           | Yes                                       |
| ABh          | SLE78CLX800PM  | 80                         | 280                        | 8                           | Yes         | Yes          | Yes                          | No                                        |
| ACh          | SLE78CLX802P   | 80                         | 216                        | 8                           | Yes         | Yes          | No                           | No                                        |
| ADh          | SLE78CLX802PM  | 80                         | 216                        | 8                           | Yes         | Yes          | Yes                          | No                                        |
| AEh          | SLE78CLX780P   | 78                         | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| AFh          | SLE78CLX480P   | 48                         | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| B0h          | SLE78CLX480PM  | 48                         | 280                        | 8                           | Yes         | Yes          | Yes                          | No                                        |
| B1h          | SLE78CLX360P   | 36                         | 280                        | 8                           | Yes         | Yes          | No                           | No                                        |
| B2h          | SLE78CLX360PM  | 36                         | 280                        | 8                           | Yes         | Yes          | Yes                          | No                                        |

<sup>&</sup>lt;sup>10</sup> Depicts the size of user available memory which is defined by blocking.

| Chip<br>Type | Sales Name       | NVM<br>kByte | ROM<br>kByte <sup>10</sup> | XRAM<br>kByte <sup>10</sup> | ISO<br>7816 | ISO<br>14443         | Mifare<br>comp.<br>Interface | FELICA®/<br>ISO/IEC 18092<br>Passive mode |
|--------------|------------------|--------------|----------------------------|-----------------------------|-------------|----------------------|------------------------------|-------------------------------------------|
| B3h          | SLE78CLX360PS    | 36           | 280                        | 8                           | Yes         | Yes                  | No                           | Yes                                       |
| 9Bh          | SLE78CDX1440PMS  | 144          | 280                        | 8                           | No/Yes11    | No/Yes <sup>11</sup> | No/Yes11                     | No/Yes <sup>11</sup>                      |
| 9Ch          | SLE97144SE       | 144          | 280                        | 8                           | No          | No                   | Yes                          | No                                        |
| 95h          | SLE97080SE       | 80           | 280                        | 8                           | No          | No                   | Yes                          | No                                        |
| 96h          | SLE97144SD       | 144          | 280                        | 8                           | Yes         | Yes                  | Yes                          | Yes                                       |
| 97h          | SLE97080SD       | 80           | 280                        | 8                           | Yes         | Yes                  | Yes                          | Yes                                       |
| 98h          | SLE78CLFX1600P   | 160          | 0                          | 8                           | Yes         | Yes                  | No                           | No                                        |
| 99h          | SLE78CLFX1600PM  | 160          | 0                          | 8                           | Yes         | Yes                  | Yes                          | No                                        |
| 9Ah          | SLE78CLFX1600PSM | 160          | 0                          | 8                           | Yes         | Yes                  | Yes                          | Yes                                       |

The entire configuration is done during the manufacturing process of the TOE according to the choice of the user. All differences between the products of this TOE are realized by means of blocking without changing the hardware. Therefore, all products of this TOE are equal from hardware perspective.

## 9 **Results of the Evaluation**

#### 9.1 CC specific results

The Evaluation Technical Report (ETR) [8] was provided by the ITSEF according to the Common Criteria [1], the Methodology [2], the requirements of the Scheme [3] and all interpretations and guidelines of the Scheme (AIS) [4] as relevant for the TOE.

The Evaluation Methodology CEM [2] was used for those components up to EAL4 extended by advice of the Certification Body for components beyond EAL 4 and guidance specific for the technology of the product [4] (AIS 34).

The following guidance specific for the technology was used:

- The Application of CC to Integrated Circuits
- The Application of Attack Potential to Smartcards
- Functionality classes and evaluation methodology of physical random number generators

(see [4], AIS 25, AIS 26, AIS 31).

To support composite evaluations according to AIS 36 the document ETR for composite evaluation [9] was provided and approved. This document provides details of this platform evaluation that have to be considered in the course of a composite evaluation on top.

The assurance refinements outlined in the Security Target were followed in the course of the evaluation of the TOE.

<sup>&</sup>lt;sup>11</sup> Availability depends on procurement order: If the DCLB mode is chosen, contactless communication using the antenna and ISO7816 communication are out of operation. If the CL-interface is chosen, the DCLB mode communication is out of operation.

As a result of the evaluation the verdict PASS is confirmed for the following assurance components:

- All components of the EAL 5 package including the class ASE as defined in the CC (see also part C of this report)
- The components ALC\_DVS.2 and AVA\_VAN.5 augmented for this TOE evaluation.

As the evaluation work performed for this certification procedure was carried out as a reevaluation based on the certificate BSI-DSZ-CC-0640-2010, re-use of specific evaluation tasks was possible. The reason for this re-certification process is an update of the cryptographic library.

The evaluation has confirmed:

- PP Conformance: Security IC Platform Protection Profile, Version 1.0, 15 June 2007, BSI-CC-PP-0035-2007 [7],
- for the Functionality: PP conformant plus product specific extensions Common Criteria Part 2 extended,
- for the Assurance: Common Criteria Part 3 conformant EAL 5 augmented by ALC\_DVS.2 and AVA\_VAN.5.

For specific evaluation results regarding the development and production environment see annex B in part D of this report.

The results of the evaluation are only applicable to the TOE as defined in chapter 2 and the configuration as outlined in chapter 8 above.

#### 9.2 Results of cryptographic assessment

The vulnerability assessment results as stated within this certificate do not include a rating for those cryptographic algorithms and their implementation suitable for encryption and decryption (see BSIG Section 9, Para. 4, Clause 2). This holds for: SF\_CS (Cryptographic Support). The following cryptographic algorithms are used by the TOE to enforce its security policy:

- hash functions: SHA-2
- algorithms for the encryption and decryption: 3DES, AES, RSA and EC

The strength of the cryptographic algorithms was not rated in the course of the product certification (see BSIG Section 9, Para. 4, Clause 2). But Cryptographic Functionalities with a security level of 80 bits or lower can no longer be regarded as secure against attacks with high attack potential without considering the application context. Therefore for these functions it shall be checked whether the related crypto operations are appropriate for the intended system. Some further hints and guidelines can be derived from the 'Technische Richtlinie BSI TR-02102' (www.bsi.bund.de).

The Cryptographic Functionalities 2-key Triple DES (3DES), RSA 1024 provided by the TOE achieves a security level of maximum 80 Bits (in general context).

## 10 Obligations and Notes for the Usage of the TOE

The documents as outlined in table 2 contain necessary information about the usage of the TOE and all security hints therein have to be considered. In addition all aspects of assumptions, threats and policies as outlined in the Security Target not covered by the TOE itself need to be fulfilled by the operational environment of the TOE.

The operational documents as outlined in table 2 contain necessary information about the usage of the TOE and all security hints therein have to be considered. In addition all aspects of assumptions, threats and policies as outlined in the Security Target not covered by the TOE itself need to be fulfilled by the operational environment of the TOE.

The customer or user of the product shall consider the results of the certification within his system risk management process. In order for the evolution of attack methods and techniques to be covered, he should define the period of time until a re-assessment for the TOE is required and thus requested from the sponsor of the certificate.

The limited validity for the usage of cryptographic algorithms as outlined in chapter 9 has to be considered by the user and his system risk management process.

Some security measures are partly implemented in the hardware and require additional configuration or control or measures to be implemented by the IC Dedicated Support Software or Embedded Software.

For this reason the TOE includes guidance documentation (see table 2) which contains guidelines for the developer of the IC Dedicated Support Software and Embedded Software on how to securely use the microcontroller chip and which measures have to be implemented in the software in order to fulfil the security requirements of the Security Target of the TOE.

In the course of the evaluation of the composite product or system it must be examined if the required measures have been correct and effectively implemented by the software. Additionally, the evaluation of the composite product or system must also consider the evaluation results as outlined in the document ETR for composite evaluation [9].

In addition, the following aspects need to be fulfilled when using the TOE:

• All security hints described in the delivered documents [12] to [18] have to be considered.

The Composite Product Manufacturer receives all necessary recommendations and hints to develop his software in form of the delivered documentation.

• All security hints described in [11] have to be considered.

In addition the following hint resulting from the evaluation of the ALC evaluation aspect has to be considered:

• The IC Embedded Software Developer can deliver his software either to Infineon to let them implement it in the TOE (in ROM or Flash memory) or to the Composite Product Manufacturer to let him download the software in the Flash memory.

The delivery procedure from the IC Embedded Software Developer to the Composite Product Manufacturer is not part of this evaluation and a secure delivery is required.

## 11 Security Target

For the purpose of publishing, the Security Target [6] of the Target of Evaluation (TOE) is provided within a separate document as Annex A of this report.

### 12 Definitions

- 12.1 Acronyms
- AES Advanced Encryption Standard
- AIS31 "Anwendungshinweise und Interpretationen zu ITSEC und CC Funktionalitätsklassen und Evaluationsmethodologie für physikalische Zufallszahlengeneratoren"
- **APB**<sup>™</sup> Advanced Peripheral Bus
- API Application Programming Interface
- AXI<sup>™</sup> Advanced eXtensible Interface Bus Protocol
- **BSI** Bundesamt für Sicherheit in der Informationstechnik / Federal Office for Information Security, Bonn, Germany
- BSIG BSI-Gesetz / Act on the Federal Office for Information Security
- CC Common Criteria for IT Security Evaluation
- CEM Common Methodology for Information Technology Security Evaluation
- CI Chip Identification Mode (STS-CI)
- CIM Chip Identification Mode (STS-CI), same as CI
- CPU Central Processing Unit
- **CCRA** Common Criteria Recognition Arrangement
- Crypto2304T Asymmetric Cryptographic Processor
- CRC Cyclic Redundancy Check
- CRT Chinese Reminder Theorem
- **DCLB** Digital Contactless Bridge
- **DES** Data Encryption Standard; symmetric block cipher algorithm
- DPA Differential Power Analysis
- DFA Differential Failure Analysis
- EAL Evaluation Assurance Level
- EC Elliptic Curve Cryptography
- **ECC** Error Correction Code
- **EDC** Error Detection Code
- EDU Error Detection Unit
- **EEPROM** Electrically Erasable and Programmable Read Only Memory
- EMA Electro Magnetic Analysis

| FW           | Firmware                                                                                                            |
|--------------|---------------------------------------------------------------------------------------------------------------------|
| Flash EEPROM | Flash Memory                                                                                                        |
| нพ           | Hardware                                                                                                            |
| IC           | Integrated Circuit                                                                                                  |
| ICO          | Internal Clock Oscillator                                                                                           |
| ID           | Identification                                                                                                      |
| IMM          | Interface Management Module                                                                                         |
| ΙТ           | Information Technology                                                                                              |
| ITSEF        | Information Technology Security Evaluation Facility                                                                 |
| ITP          | Interrupt and Peripheral Event Channel Controller                                                                   |
| I/O          | Input/Output                                                                                                        |
| IRAM         | Internal Random Access Memory                                                                                       |
| MED          | Memory Encryption and Decryption                                                                                    |
| MMU          | Memory Management Unit                                                                                              |
| NVM          | Non-Volatile Memory                                                                                                 |
| OS           | Operating system                                                                                                    |
| ST           | Security Target                                                                                                     |
| PEC          | Peripheral Event Channel                                                                                            |
| PP           | Protection Profile                                                                                                  |
| PRNG         | Pseudo Random Number Generator                                                                                      |
| PROM         | Programmable Read Only Memory                                                                                       |
| RAM          | Random Access Memory                                                                                                |
| RMS          | Resource Management System                                                                                          |
| RNG          | Random Number Generator                                                                                             |
| ROM          | Read Only Memory                                                                                                    |
| RSA          | Rives-Shamir-Adleman Algorithm                                                                                      |
| SAM          | Service Algorithm Minimal                                                                                           |
| SCP          | Symmetric Cryptographic Processor                                                                                   |
| SF           | Security Feature                                                                                                    |
| SFR          | Special Function Register, as well as Security Functional Requirement, the specific meaning is given in the context |
| SPA          | Simple Power Analysis                                                                                               |
| STS          | Self Test Software                                                                                                  |
| SW           | Software                                                                                                            |
| SO           | Security Objective                                                                                                  |
| TOE          | Target of Evaluation                                                                                                |
|              |                                                                                                                     |

| ТМ    | Test Mode (STS)                             |
|-------|---------------------------------------------|
| TSF   | TOE Security Functions                      |
| TRNG  | True Random Number Generator                |
| TSC   | TOE Security Functions Control              |
| TSF   | TOE Security Functionality                  |
| UART  | Universal Asynchronous Receiver/Transmitter |
| UM    | User Mode (STS)                             |
| UmSLC | User Mode Security Life Control             |
| WDT   | Watch Dog Timer                             |
| XRAM  | eXtended Random Access Memory               |
| 3DES  | Triple DES Encryption Standards             |

#### 12.2 Glossary

Augmentation - The addition of one or more requirement(s) to a package.

**Extension** - The addition to an ST or PP of functional requirements not contained in part 2 and/or assurance requirements not contained in part 3 of the CC.

**Formal** - Expressed in a restricted syntax language with defined semantics based on wellestablished mathematical concepts.

Informal - Expressed in natural language.

**Object** - An passive entity in the TOE, that contains or receives information, and upon which subjects perform operations.

**Protection Profile** - An implementation-independent statement of security needs for a TOE type.

**Security Target** - An implementation-dependent statement of security needs for a specific identified TOE.

Semiformal - Expressed in a restricted syntax language with defined semantics.

Subject - An active entity in the TOE that performs operations on objects.

**Target of Evaluation** - A set of software, firmware and/or hardware possibly accompanied by guidance.

**TOE Security Functionality** - combined functionality of all hardware, software, and firmware of a TOE that must be relied upon for the correct enforcement of the SFRs

## 13 Bibliography

- [1] Common Criteria for Information Technology Security Evaluation, Version 3.1, Part 1: Introduction and general model, Revision 3, July 2009
  Part 2: Security functional components, Revision 3, July 2009
  Part 3: Security assurance components, Revision 3, July 2009
- [2] Common Methodology for Information Technology Security Evaluation (CEM), Evaluation Methodology, Version 3.1, Rev. 3, July 2009
- [3] BSI certification: Procedural Description (BSI 7125)
- [4] Application Notes and Interpretations of the Scheme (AIS) as relevant for the TOE<sup>12</sup>.
- [5] German IT Security Certificates (BSI 7148), periodically updated list published also in the BSI Website
- [6] Security Target M7820 A11 including optional Software Libraries RSA EC SHA-2 – Toolbox, Version 0.6, 2011-04-15, Infineon Technologies AG
- [7] Security IC Platform Protection Profile, Version 1.0, 15.06.2007, registered and certified by Bundesamt für Sicherheit in der Informationstechnik (BSI) under reference BSI-CC-PP-0035-2007
- [8] Evaluation Technical Report, M7820 A11, Version 1, 2011-04-15, TÜV Informationstechnik GmbH – Evaluation Body for IT Security (confidential document)
- [9] ETR for composite evaluation according to AIS 36 for the Product M7820 A11, Version 1, 2011-04-15, TÜV Informationstechnik GmbH, Evaluation Body for IT Security (confidential document)
- [10] Configuration Management Scope M7820 A11 including optional Software Libraries RSA – EC – SHA-2 – Toolbox, Version 1.2, 2011-01-26, Infineon Technologies AG (confidential document)
- [11] SLE/SLM 70 Family Production and Personalization, Version 2010-12-13, 2010-12-13, Infineon Technologies AG

<sup>12</sup>specifically

- AIS 20, Version 1, 2. December 1999, Funktionalitätsklassen und Evaluationsmethodologie für deterministische Zufallszahlengeneratoren
- AIS 25, Version 6, 7 September 2009, Anwendung der CC auf Integrierte Schaltungen including JIL Document and CC Supporting Document
- AIS 26, Version 7, 3 August 2010, Evaluationsmethodologie für in Hardware integrierte Schaltungen including JIL Document and CC Supporting Document
- AIS 31, Version 1, 25 Sept. 2001 Funktionalitätsklassen und Evaluationsmethodologie für physikalische Zufallszahlengeneratoren
- AIS 32, Version 6, 3 August 2010, CC-Interpretationen im deutschen Zertifizierungsschema
- AIS 34, Version 3, 3 September 2009, Evaluation Methodology for CC Assurance Classes for EAL5+ (CCv2.3 & CCv3.1) and EAL6 (CCv3.1)
- AIS 36, Version 3, 19 October 2010, Kompositionsevaluierung including JIL Document and CC Supporting Document
- AIS 38, Version 2.0, 28 September 2007, Reuse of evaluation results

- [12] SLx 70 Family Hardware Reference Manual, Version 2010-11, 2010-11-18, Infineon Technologies AG
- [13] SLx 70 Family SLE78 & SLB78 Product (C11FL/C120FL technology) Errata Sheet, Version 2011-04-15, 2011-04-15, Infineon Technologies AG
- [14] SLx 78 Controllers Security Guidelines User Manual, Version 02.2011, 2011-02-17, Infineon Technologies AG
- [15] SLE 70 Family Programmer's Reference User's Manual, Version 2010-12-02, 2010-12-12, Infineon Technologies AG
- [16] SLE 70 Crypto Library for Crypto@2304T RSA / ECC / Toolbox User Interface, Version 1.02.008. 2010-11-11, Infineon Technologies AG
- [17] Crypto@2304T User Manual, Version 2010-03-23, 2010-03-23, Infineon Technologies AG
- [18] Slx 70 Family Secure Hash Algorithm SHA-2 (SHA 256/224, SHA 512/384) Library, Version 1.01, Version 11.2009, 2009-11, Infineon Technologies AG

This page is intentionally left blank.

## **C** Excerpts from the Criteria

#### CC Part1:

#### Conformance Claim (chapter 10.4)

"The conformance claim indicates the source of the collection of requirements that is met by a PP or ST that passes its evaluation. This conformance claim contains a CC conformance claim that:

- describes the version of the CC to which the PP or ST claims conformance.
- describes the conformance to CC Part 2 (security functional requirements) as either:
  - **CC Part 2 conformant** A PP or ST is CC Part 2 conformant if all SFRs in that PP or ST are based only upon functional components in CC Part 2, or
  - **CC Part 2 extended** A PP or ST is CC Part 2 extended if at least one SFR in that PP or ST is not based upon functional components in CC Part 2.
- describes the conformance to CC Part 3 (security assurance requirements) as either:
  - **CC Part 3 conformant** A PP or ST is CC Part 3 conformant if all SARs in that PP or ST are based only upon assurance components in CC Part 3, or
  - CC Part 3 extended A PP or ST is CC Part 3 extended if at least one SAR in that PP or ST is not based upon assurance components in CC Part 3.

Additionally, the conformance claim may include a statement made with respect to packages, in which case it consists of one of the following:

- Package name Conformant A PP or ST is conformant to a pre-defined package (e.g. EAL) if:
  - the SFRs of that PP or ST are identical to the SFRs in the package, or
  - the SARs of that PP or ST are identical to the SARs in the package.
- Package name Augmented A PP or ST is an augmentation of a predefined package if:
  - the SFRs of that PP or ST contain all SFRs in the package, but have at least one additional SFR or one SFR that is hierarchically higher than an SFR in the package.
  - the SARs of that PP or ST contain all SARs in the package, but have at least one additional SAR or one SAR that is hierarchically higher than an SAR in the package.

Note that when a TOE is successfully evaluated to a given ST, any conformance claims of the ST also hold for the TOE. A TOE can therefore also be e.g. CC Part 2 conformant. Finally, the conformance claim may also include two statements with respect to Protection Profiles:

- PP Conformant A PP or TOE meets specific PP(s), which are listed as part of the conformance result.
- Conformance Statement (Only for PPs) This statement describes the manner in which PPs or STs must conform to this PP: strict or demonstrable. For more information on this Conformance Statement, see Annex D."

#### CC Part 3:

#### Class APE: Protection Profile evaluation (chapter 10)

"Evaluating a PP is required to demonstrate that the PP is sound and internally consistent, and, if the PP is based on one or more other PPs or on packages, that the PP is a correct instantiation of these PPs and packages. These properties are necessary for the PP to be suitable for use as the basis for writing an ST or another PP.

| Assurance Class       | Assurance Components                                                                        |  |  |  |
|-----------------------|---------------------------------------------------------------------------------------------|--|--|--|
|                       | APE_INT.1 PP introduction                                                                   |  |  |  |
|                       | APE_CCL.1 Conformance claims                                                                |  |  |  |
| Class APE: Protection | APE_SPD.1 Security problem definition                                                       |  |  |  |
| Profile evaluation    | APE_OBJ.1 Security objectives for the operational environment APE_OBJ.2 Security objectives |  |  |  |
|                       | APE_ECD.1 Extended components definition                                                    |  |  |  |
|                       | APE_REQ.1 Stated security requirements<br>APE_REQ.2 Derived security requirements           |  |  |  |

APE: Protection Profile evaluation class decomposition"

#### Class ASE: Security Target evaluation (chapter 11)

"Evaluating an ST is required to demonstrate that the ST is sound and internally consistent, and, if the ST is based on one or more PPs or packages, that the ST is a correct instantiation of these PPs and packages. These properties are necessary for the ST to be suitable for use as the basis for a TOE evaluation."

| Assurance Class     | Assurance Components                                                                                            |
|---------------------|-----------------------------------------------------------------------------------------------------------------|
|                     | ASE_INT.1 ST introduction                                                                                       |
|                     | ASE_CCL.1 Conformance claims                                                                                    |
| Class ASE: Security | ASE_SPD.1 Security problem definition                                                                           |
| Target evaluation   | ASE_OBJ.1 Security objectives for the operational environment ASE_OBJ.2 Security objectives                     |
|                     | ASE_ECD.1 Extended components definition                                                                        |
|                     | ASE_REQ.1 Stated security requirements<br>ASE_REQ.2 Derived security requirements                               |
|                     | ASE_TSS.1 TOE summary specification<br>ASE_TSS.2 TOE summary specification with architectural design<br>summary |

ASE: Security Target evaluation class decomposition

#### Security assurance components (chapter 7)

"The following Sections describe the constructs used in representing the assurance classes, families, and components."

"Each assurance class contains at least one assurance family."

"Each assurance family contains one or more assurance components."

The following table shows the assurance class decomposition.

| Assurance Class  | Assurance Components                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ADV: Development | ADV_ARC.1 Security architecture description                                                                                                                                                                                                                                                                                                                                                                     |  |
|                  | ADV_FSP.1 Basic functional specification<br>ADV_FSP.2 Security-enforcing functional specification<br>ADV_FSP.3 Functional specification with complete summary<br>ADV_FSP.4 Complete functional specification<br>ADV_FSP.5 Complete semi-formal functional specification with<br>additional error information<br>ADV_FSP.6 Complete semi-formal functional specification with<br>additional formal specification |  |
|                  | ADV_IMP.1 Implementation representation of the TSF<br>ADV_IMP.2 Implementation of the TSF                                                                                                                                                                                                                                                                                                                       |  |
|                  | ADV_INT.1 Well-structured subset of TSF internals<br>ADV_INT.2 Well-structured internals<br>ADV_INT.3 Minimally complex internals                                                                                                                                                                                                                                                                               |  |
|                  | ADV_SPM.1 Formal TOE security policy model                                                                                                                                                                                                                                                                                                                                                                      |  |
|                  | ADV_TDS.1 Basic design<br>ADV_TDS.2 Architectural design<br>ADV_TDS.3 Basic modular design<br>ADV_TDS.4 Semiformal modular design<br>ADV_TDS.5 Complete semiformal modular design<br>ADV_TDS.6 Complete semiformal modular design with formal high-<br>level design presentation                                                                                                                                |  |

| Assurance Class                  | Assurance Components                                                                                                                                                                                                  |  |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| AGD:                             | AGD_OPE.1 Operational user guidance                                                                                                                                                                                   |  |  |
| Guidance documents               | AGD_PRE.1 Preparative procedures                                                                                                                                                                                      |  |  |
|                                  | ALC_CMC.1 Labelling of the TOE<br>ALC_CMC.2 Use of a CM system<br>ALC_CMC.3 Authorisation controls<br>ALC_CMC.4 Production support, acceptance procedures and<br>automation<br>ALC_CMC.5 Advanced support             |  |  |
| ALC: Life cycle support          | ALC_CMS.1 TOE CM coverage<br>ALC_CMS.2 Parts of the TOE CM coverage<br>ALC_CMS.3 Implementation representation CM coverage<br>ALC_CMS.4 Problem tracking CM coverage<br>ALC_CMS.5 Development tools CM coverage       |  |  |
|                                  | ALC_DEL.1 Delivery procedures                                                                                                                                                                                         |  |  |
|                                  | ALC_DVS.1 Identification of security measures<br>ALC_DVS.2 Sufficiency of security measures                                                                                                                           |  |  |
|                                  | ALC_FLR.1 Basic flaw remediation<br>ALC_FLR.2 Flaw reporting procedures<br>ALC_FLR.3 Systematic flaw remediation                                                                                                      |  |  |
|                                  | ALC_LCD.1 Developer defined life-cycle model<br>ALC_LCD.2 Measurable life-cycle model                                                                                                                                 |  |  |
|                                  | ALC_TAT.1 Well-defined development tools<br>ALC_TAT.2 Compliance with implementation standards<br>ALC_TAT.3 Compliance with implementation standards - all parts                                                      |  |  |
|                                  | ATE_COV.1 Evidence of coverage<br>ATE_COV.2 Analysis of coverage<br>ATE_COV.3 Rigorous analysis of coverage                                                                                                           |  |  |
| ATE: Tests                       | ATE_DPT.1 Testing: basic design<br>ATE_DPT.2 Testing: security enforcing modules<br>ATE_DPT.3 Testing: modular design<br>ATE_DPT.4 Testing: implementation representation                                             |  |  |
|                                  | ATE_FUN.1 Functional testing<br>ATE_FUN.2 Ordered functional testing                                                                                                                                                  |  |  |
|                                  | ATE_IND.1 Independent testing – conformance<br>ATE_IND.2 Independent testing – sample<br>ATE_IND.3 Independent testing – complete                                                                                     |  |  |
| AVA: Vulnerability<br>assessment | AVA_VAN.1 Vulnerability survey<br>AVA_VAN.2 Vulnerability analysis<br>AVA_VAN.3 Focused vulnerability analysis<br>AVA_VAN.4 Methodical vulnerability analysis<br>AVA_VAN.5 Advanced methodical vulnerability analysis |  |  |

Assurance class decomposition

#### Evaluation assurance levels (chapter 8)

"The Evaluation Assurance Levels (EALs) provide an increasing scale that balances the level of assurance obtained with the cost and feasibility of acquiring that degree of assurance. The CC approach identifies the separate concepts of assurance in a TOE at the end of the evaluation, and of maintenance of that assurance during the operational use of the TOE.

It is important to note that not all families and components from CC Part 3 are included in the EALs. This is not to say that these do not provide meaningful and desirable assurances. Instead, it is expected that these families and components will be considered for augmentation of an EAL in those PPs and STs for which they provide utility."

#### Evaluation assurance level (EAL) overview (chapter 8.1)

"Table 1 represents a summary of the EALs. The columns represent a hierarchically ordered set of EALs, while the rows represent assurance families. Each number in the resulting matrix identifies a specific assurance component where applicable.

As outlined in the next Section, seven hierarchically ordered evaluation assurance levels are defined in the CC for the rating of a TOE's assurance. They are hierarchically ordered inasmuch as each EAL represents more assurance than all lower EALs. The increase in assurance from EAL to EAL is accomplished by substitution of a hierarchically higher assurance component from the same assurance family (i.e. increasing rigour, scope, and/or depth) and from the addition of assurance components from other assurance families (i.e. adding new requirements).

These EALs consist of an appropriate combination of assurance components as described in Chapter 7 of this CC Part 3. More precisely, each EAL includes no more than one component of each assurance family and all assurance dependencies of every component are addressed.

While the EALs are defined in the CC, it is possible to represent other combinations of assurance. Specifically, the notion of "augmentation" allows the addition of assurance components (from assurance families not already included in the EAL) or the substitution of assurance components (with another hierarchically higher assurance component in the same assurance family) to an EAL. Of the assurance constructs defined in the CC, only EALs may be augmented. The notion of an "EAL minus a constituent assurance component" is not recognised by the standard as a valid claim. Augmentation carries with it the obligation on the part of the claimant to justify the utility and added value of the added assurance component to the EAL. An EAL may also be augmented with extended assurance requirements.

| Assurance<br>Class          | Assurance<br>Family | Assurance Components by<br>Evaluation Assurance Level |      |      |      |      |      |      |
|-----------------------------|---------------------|-------------------------------------------------------|------|------|------|------|------|------|
|                             |                     | EAL1                                                  | EAL2 | EAL3 | EAL4 | EAL5 | EAL6 | EAL7 |
| Development                 | ADV_ARC             |                                                       | 1    | 1    | 1    | 1    | 1    | 1    |
|                             | ADV_FSP             | 1                                                     | 2    | 3    | 4    | 5    | 5    | 6    |
|                             | ADV_IMP             |                                                       |      |      | 1    | 1    | 2    | 2    |
|                             | ADV_INT             |                                                       |      |      |      | 2    | 3    | 3    |
|                             | ADV_SPM             |                                                       |      |      |      |      | 1    | 1    |
|                             | ADV_TDS             |                                                       | 1    | 2    | 3    | 4    | 5    | 6    |
| Guidance                    | AGD_OPE             | 1                                                     | 1    | 1    | 1    | 1    | 1    | 1    |
| Documents                   | AGD_PRE             | 1                                                     | 1    | 1    | 1    | 1    | 1    | 1    |
| Life cycle                  | ALC_CMC             | 1                                                     | 2    | 3    | 4    | 4    | 5    | 5    |
| Support                     | ALC_CMS             | 1                                                     | 2    | 3    | 4    | 5    | 5    | 5    |
|                             | ALC_DEL             |                                                       | 1    | 1    | 1    | 1    | 1    | 1    |
|                             | ALC_DVS             |                                                       |      | 1    | 1    | 1    | 2    | 2    |
|                             | ALC_FLR             |                                                       |      |      |      |      |      |      |
|                             | ALC_LCD             |                                                       |      | 1    | 1    | 1    | 1    | 2    |
|                             | ALC_TAT             |                                                       |      |      | 1    | 2    | 3    | 3    |
| Security Target             | ASE_CCL             | 1                                                     | 1    | 1    | 1    | 1    | 1    | 1    |
| Evaluation                  | ASE_ECD             | 1                                                     | 1    | 1    | 1    | 1    | 1    | 1    |
|                             | ASE_INT             | 1                                                     | 1    | 1    | 1    | 1    | 1    | 1    |
|                             | ASE_OBJ             | 1                                                     | 2    | 2    | 2    | 2    | 2    | 2    |
|                             | ASR_REQ             | 1                                                     | 2    | 2    | 2    | 2    | 2    | 2    |
|                             | ASE_SPD             |                                                       | 1    | 1    | 1    | 1    | 1    | 1    |
|                             | ASE_TSS             | 1                                                     | 1    | 1    | 1    | 1    | 1    | 1    |
| Tests                       | ATE_COV             |                                                       | 1    | 2    | 2    | 2    | 3    | 3    |
|                             | ATE_DPT             |                                                       |      | 1    | 1    | 3    | 3    | 4    |
|                             | ATE_FUN             |                                                       | 1    | 1    | 1    | 1    | 2    | 2    |
|                             | ATE_IND             | 1                                                     | 2    | 2    | 2    | 2    | 2    | 3    |
| Vulnerability<br>assessment | AVA_VAN             | 1                                                     | 2    | 2    | 3    | 4    | 5    | 5    |

Table 4: Evaluation assurance level summary"

#### Evaluation assurance level 1 (EAL1) - functionally tested (chapter 8.3)

"Objectives

EAL1 is applicable where some confidence in correct operation is required, but the threats to security are not viewed as serious. It will be of value where independent assurance is required to support the contention that due care has been exercised with respect to the protection of personal or similar information.

EAL1 requires only a limited security target. It is sufficient to simply state the SFRs that the TOE must meet, rather than deriving them from threats, OSPs and assumptions through security objectives.

EAL1 provides an evaluation of the TOE as made available to the customer, including independent testing against a specification, and an examination of the guidance documentation provided. It is intended that an EAL1 evaluation could be successfully conducted without assistance from the developer of the TOE, and for minimal outlay.

An evaluation at this level should provide evidence that the TOE functions in a manner consistent with its documentation."

#### Evaluation assurance level 2 (EAL2) - structurally tested (chapter 8.4)

"Objectives

EAL2 requires the co-operation of the developer in terms of the delivery of design information and test results, but should not demand more effort on the part of the developer than is consistent with good commercial practise. As such it should not require a substantially increased investment of cost or time.

EAL2 is therefore applicable in those circumstances where developers or users require a low to moderate level of independently assured security in the absence of ready availability of the complete development record. Such a situation may arise when securing legacy systems, or where access to the developer may be limited."

#### Evaluation assurance level 3 (EAL3) - methodically tested and checked (chapter 8.5)

"Objectives

EAL3 permits a conscientious developer to gain maximum assurance from positive security engineering at the design stage without substantial alteration of existing sound development practises.

EAL3 is applicable in those circumstances where developers or users require a moderate level of independently assured security, and require a thorough investigation of the TOE and its development without substantial re-engineering."

## **Evaluation assurance level 4 (EAL4) - methodically designed, tested, and reviewed** (chapter 8.6)

#### "Objectives

EAL4 permits a developer to gain maximum assurance from positive security engineering based on good commercial development practises which, though rigorous, do not require substantial specialist knowledge, skills, and other resources. EAL4 is the highest level at which it is likely to be economically feasible to retrofit to an existing product line.

EAL4 is therefore applicable in those circumstances where developers or users require a moderate to high level of independently assured security in conventional commodity TOEs and are prepared to incur additional security-specific engineering costs."

#### Evaluation assurance level 5 (EAL5) - semiformally designed and tested (chapter 8.7)

#### "Objectives

EAL5 permits a developer to gain maximum assurance from security engineering based upon rigorous commercial development practises supported by moderate application of specialist security engineering techniques. Such a TOE will probably be designed and developed with the intent of achieving EAL5 assurance. It is likely that the additional costs attributable to the EAL5 requirements, relative to rigorous development without the application of specialised techniques, will not be large.

EAL5 is therefore applicable in those circumstances where developers or users require a high level of independently assured security in a planned development and require a rigorous development approach without incurring unreasonable costs attributable to specialist security engineering techniques."

# **Evaluation assurance level 6 (EAL6) - semiformally verified design and tested** (chapter 8.8)

#### "Objectives

EAL6 permits developers to gain high assurance from application of security engineering techniques to a rigorous development environment in order to produce a premium TOE for protecting high value assets against significant risks.

EAL6 is therefore applicable to the development of security TOEs for application in high risk situations where the value of the protected assets justifies the additional costs."

# **Evaluation assurance level 7 (EAL7) - formally verified design and tested** (chapter 8.9)

#### "Objectives

EAL7 is applicable to the development of security TOEs for application in extremely high risk situations and/or where the high value of the assets justifies the higher costs. Practical application of EAL7 is currently limited to TOEs with tightly focused security functionality that is amenable to extensive formal analysis."

#### Class AVA: Vulnerability assessment (chapter 16)

"The AVA: Vulnerability assessment class addresses the possibility of exploitable vulnerabilities introduced in the development or the operation of the TOE."

#### Vulnerability analysis (AVA\_VAN) (chapter 16.1)

"Objectives

Vulnerability analysis is an assessment to determine whether potential vulnerabilities identified, during the evaluation of the development and anticipated operation of the TOE or by other methods (e.g. by flaw hypotheses or quantitative or statistical analysis of the security behaviour of the underlying security mechanisms), could allow attackers to violate the SFRs.

Vulnerability analysis deals with the threats that an attacker will be able to discover flaws that will allow unauthorised access to data and functionality, allow the ability to interfere with or alter the TSF, or interfere with the authorised capabilities of other users."

This page is intentionally left blank.

## D Annexes

#### List of annexes of this certification report

- Annex A: Security Target provided within a separate document.
- Annex B: Evaluation results regarding development and production environment

41

This page is intentionally left blank.

## Annex B of Certification Report BSI-DSZ-CC-0728-2011

# Evaluation results regarding development and production environment



The IT product Infineon smart card IC (Security Controller) M7820 A11 with optional RSA2048/4096 v1.02.008, EC v1.02.008, SHA-2 v1.01 and Toolbox v1.02.008 libraries and with specific IC dedicated software (Target of Evaluation, TOE) has been evaluated at an approved evaluation facility using the Common Methodology for IT Security Evaluation (CEM), Version 3.1 extended by advice of the Certification Body for components beyond EAL 5 and guidance specific for the technology of the product for conformance to the Common Criteria for IT Security Evaluation (CC), Version 3.1.

As a result of the TOE certification, dated 5 May 2011, the following results regarding the development and production environment apply. The Common Criteria assurance requirements ALC – Life cycle support (i.e. ALC\_CMC.4, ALC\_CMS.5, ALC\_DEL.1, ALC\_DVS.2, ALC\_LCD.1, ALC\_TAT.2)

| Site         | Address                                                                                                                                                   | Function                         |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|
| Altis-Toppan | Toppan Photomask, Inc.<br>European Technology Center<br>Boulevard John Kennedy 224<br>91105 Corbeil Essonnes<br>France                                    | Mask Center                      |  |
| Amkor        | Amkor Technology Philippines<br>Km. 22 East Service Rd.<br>South Superhighway<br>Muntinlupa City 1702<br>Philipines                                       | Module Mounting                  |  |
|              | Amkor Technology Philippines<br>119 North Science Avenue<br>Laguna Technopark, Binan<br>Laguna 4024<br>Philipines                                         |                                  |  |
| Augsburg     | Infineon Technologies AG<br>Alter Postweg 101<br>86159 Augsburg<br>Germany                                                                                | Development                      |  |
| Bangalore    | Infineon Technologies India Pvt. Ltd.<br>13th Floor, Discoverer Building<br>International Technology Park<br>Whitefield Road<br>Bangalore, India - 560066 | Software development and testing |  |

are fulfilled for the development and production sites of the TOE listed below:

| Site Address                |                                                                                                                                                                                           | Function                                            |  |  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|
| Bangkok                     | Smartrac Technology,<br>142 Moo 1<br>Hi-Tech industrial Estate,<br>Ban Laean, Bang,<br>Pa-In Phra na korn Si Ayatthaya,<br>13160 Thailand                                                 | Inlay antenna mounting                              |  |  |
| Bukarest                    | Infineon Technologies Romania<br>Blvd. Dimitrie Pompeiu Nr. 6<br>Sector 2<br>020335 Bucharest,<br>Romania                                                                                 | Development                                         |  |  |
| Chanhassen                  | Smartrac Technology US Inc.<br>1546 Lake Drive West<br>Chanhassen, MN 55317<br>USA                                                                                                        | Inlay antenna mounting                              |  |  |
| Dresden                     | Infineon Technologies Dresden GmbH<br>& Co. OHG<br>Königsbrücker Str. 180<br>01099 Dresden<br>Germany                                                                                     | Production, initialisation, pre-<br>personalisation |  |  |
| Dresden-Toppan              | Toppan Photomask, Inc<br>Rähnitzer Allee 9<br>01109 Dresden<br>Germany                                                                                                                    | Mask Center                                         |  |  |
| Graz / Villach / Klagenfurt | Infineon Technologies Austria AG<br>Development Center Graz<br>Babenbergerstr. 10<br>8020 Graz<br>Austria<br>Infineon Technologies Austria AG<br>Siemensstr. 2<br>9500 Villach<br>Austria | Development                                         |  |  |
|                             | Infineon Technologies Austria AG<br>Lakeside B05<br>9020 Klagenfurt<br>Austria                                                                                                            |                                                     |  |  |
| Großostheim                 | Infineon Technology AG<br>DCE<br>Kühne & Nagel<br>Stockstädter Strasse 10 - Building 8A<br>63762 Großostheim<br>Germany                                                                   | Distribution Center                                 |  |  |
| Hayward                     | Kuehne & Nagel<br>30805 Santana Street<br>Hayward, CA 94544<br>U.S.A.                                                                                                                     | Distribution Center                                 |  |  |
| Lütjensee                   | PAV Card<br>Hamburger Strasse 6<br>D-22952 Lütjensee<br>Germany                                                                                                                           | Inlay antenna mounting                              |  |  |

| Site              | Address                                                                                                                                                         | Function                                                         |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|
| Munich            | Infineon Technologies AG<br>Am Campeon 1-12<br>85579 Neubiberg                                                                                                  | Development, Headquater                                          |  |
|                   | Infineon Technologies AG<br>Otto-Hahn-Ring 6<br>81739 München (Perlach)<br>Germany                                                                              |                                                                  |  |
| Ranzan            | Toppan Printing Co., Ltd.<br>6-2, Hanami-Dai, Ranzan-Machi, Hiki-<br>Gun<br>Saitama 355-0204<br>Japan                                                           | Inlay antenna mounting                                           |  |
| Regensburg-West   | Infineon Technologies AG<br>Wernerwerkstraße 2<br>93049 Regensburg<br>Germany<br>Smartrac Technology GmbH,<br>Wernerwerkstraße 2<br>93049 Regensburg<br>Germany | Module Mounting<br>Inlay antenna mounting<br>Distribution Center |  |
| Singapore         | Exel Singapore Pte Ltd<br>DHL Exel Supply Chian<br>81, ALPS Avenue<br>Singapore 498803                                                                          | Distribution Center                                              |  |
| Singapore Kallang | Infineon Technologies AG<br>168 Kallang Way<br>Singapore 349253                                                                                                 | Module Mounting, Electrical module testing                       |  |
| Wuxi              | Infineon Technologies (Wuxi) Co. Ltd.<br>No. 118, Xing Chuang San Lu<br>Wuxi-Singapore Industrial Park<br>Wuxi 214028, Jiangsu<br>P.R. China                    | Module Mounting<br>Distribution Center                           |  |

For the sites listed above, the requirements have been specifically applied in accordance with the Security Target [6]. The evaluators verified, that the threats, security objectives and requirements for the TOE life cycle phases up to delivery (as stated in the Security Target [6]) are fulfilled by the procedures of these sites.

This page is intentionally left blank.