# **Certification Report**

### BSI-DSZ-CC-0842-2013

for

# NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0

from

**NXP Semiconductors Germany GmbH** 

BSI - Bundesamt für Sicherheit in der Informationstechnik, Postfach 20 03 63, D-53133 Bonn Phone +49 (0)228 99 9582-0, Fax +49 (0)228 9582-5477, Infoline +49 (0)228 99 9582-111

Certification Report V1.0 CC-Zert-327 V4.71





#### BSI-DSZ-CC-0842-2013

Smart Card Controller

# NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0

from NXP Semiconductors Germany GmbH

PP Conformance: Security IC Platform Protection Profile, Version

1.0, 15 June 2007, BSI-CC-PP-0035-2007

Functionality: PP conformant plus product specific extensions

Common Criteria Part 2 extended

Assurance: Common Criteria Part 3 conformant

EAL 5 augmented by ASE TSS.2, ALC DVS.2

and AVA VAN.5



Common Criteria Recognition Arrangement for components up to EAL 4



The IT product identified in this certificate has been evaluated at an approved evaluation facility using the Common Methodology for IT Security Evaluation (CEM), Version 3.1 extended by advice of the Certification Body for components beyond EAL 5 and guidance specific for the technology of the product for conformance to the Common Criteria for IT Security Evaluation (CC), Version 3.1.

This certificate applies only to the specific version and release of the product in its evaluated configuration and in conjunction with the complete Certification Report.

The evaluation has been conducted in accordance with the provisions of the certification scheme of the German Federal Office for Information Security (BSI) and the conclusions of the evaluation facility in the evaluation technical report are consistent with the evidence adduced.

This certificate is not an endorsement of the IT product by the Federal Office for Information Security or any other organisation that recognises or gives effect to this certificate, and no warranty of the IT product by the Federal Office for Information Security or any other organisation that recognises or gives effect to this certificate, is either expressed or implied.

Bonn, 6 May 2013

For the Federal Office for Information Security



Bernd Kowalski Head of Department L.S.

This page is intentionally left blank.

#### **Preliminary Remarks**

Under the BSIG<sup>1</sup> Act, the Federal Office for Information Security (BSI) has the task of issuing certificates for information technology products.

Certification of a product is carried out on the instigation of the vendor or a distributor, hereinafter called the sponsor.

A part of the procedure is the technical examination (evaluation) of the product according to the security criteria published by the BSI or generally recognised security criteria.

The evaluation is normally carried out by an evaluation facility recognised by the BSI or by BSI itself.

The result of the certification procedure is the present Certification Report. This report contains among others the certificate (summarised assessment) and the detailed Certification Results.

The Certification Results contain the technical description of the security functionality of the certified product, the details of the evaluation (strength and weaknesses) and instructions for the user.

-

Act on the Federal Office for Information Security (BSI-Gesetz - BSIG) of 14 August 2009, Bundesgesetzblatt I p. 2821

### Contents

| A Certification                                                                                                                                                                                                                                                                                                                       | 7  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| <ul> <li>1 Specifications of the Certification Procedure.</li> <li>2 Recognition Agreements.</li> <li>3 Performance of Evaluation and Certification.</li> <li>4 Validity of the Certification Result.</li> <li>5 Publication.</li> </ul>                                                                                              |    |
| B Certification Results                                                                                                                                                                                                                                                                                                               | 10 |
| 1 Executive Summary 2 Identification of the TOE 3 Security Policy 4 Assumptions and Clarification of Scope 5 Architectural Information 6 Documentation 7 IT Product Testing 8 Evaluated Configuration 9 Results of the Evaluation 10 Obligations and Notes for the Usage of the TOE 11 Security Target 12 Definitions 13 Bibliography |    |
| C Excerpts from the Criteria                                                                                                                                                                                                                                                                                                          | 27 |
| CC Part 3:                                                                                                                                                                                                                                                                                                                            |    |
| D Annexes                                                                                                                                                                                                                                                                                                                             | 37 |

#### A Certification

#### 1 Specifications of the Certification Procedure

The certification body conducts the procedure according to the criteria laid down in the following:

- BSIG<sup>2</sup>
- BSI Certification Ordinance<sup>3</sup>
- BSI Schedule of Costs<sup>4</sup>
- Special decrees issued by the Bundesministerium des Innern (Federal Ministry of the Interior)
- DIN EN 45011 standard
- BSI certification: Procedural Description (BSI 7125) [3]
- Common Criteria for IT Security Evaluation (CC), Version 3.1<sup>5</sup> [1]
- Common Methodology for IT Security Evaluation, Version 3.1 [2]
- BSI certification: Application Notes and Interpretation of the Scheme (AIS) [4]

#### 2 Recognition Agreements

In order to avoid multiple certification of the same product in different countries a mutual recognition of IT security certificates - as far as such certificates are based on ITSEC or CC - under certain conditions was agreed.

#### 2.1 European Recognition of ITSEC/CC - Certificates (SOGIS-MRA)

The SOGIS-Mutual Recognition Agreement (SOGIS-MRA) Version 3 became effective in April 2010. It defines the recognition of certificates for IT-Products at a basic recognition level and in addition at higher recognition levels for IT-Products related to certain technical domains only.

The basic recognition level includes Common Criteria (CC) Evaluation Assurance Levels EAL1 to EAL4 and ITSEC Evaluation Assurance Levels E1 to E3 (basic). For higher recognition levels the technical domain Smart card and similar Devices has been defined. It includes assurance levels beyond EAL4 resp. E3 (basic). In Addition, certificates issued for Protection Profiles based on Common Criteria are part of the recognition agreement.

Act on the Federal Office for Information Security (BSI-Gesetz - BSIG) of 14 August 2009, Bundesgesetzblatt I p. 2821

Ordinance on the Procedure for Issuance of a Certificate by the Federal Office for Information Security (BSI-Zertifizierungsverordnung, BSIZertV) of 07 July 1992, Bundesgesetzblatt I p. 1230

Schedule of Cost for Official Procedures of the Bundesamt für Sicherheit in der Informationstechnik (BSI-Kostenverordnung, BSI-KostV) of 03 March 2005, Bundesgesetzblatt I p. 519

Proclamation of the Bundesministerium des Innern of 12 February 2007 in the Bundesanzeiger dated 23 February 2007, p. 3730

As of September 2011 the new agreement has been signed by the national bodies of Austria, Finland, France, Germany, Italy, The Netherlands, Norway, Spain, Sweden and the United Kingdom. Details on recognition and the history of the agreement can be found at <a href="https://www.bsi.bund.de/zertifizierung">https://www.bsi.bund.de/zertifizierung</a>.

The SOGIS-MRA logo printed on the certificate indicates that it is recognised under the terms of this agreement by the nations listed above.

#### 2.2 International Recognition of CC – Certificates (CCRA)

An arrangement (Common Criteria Recognition Arrangement) on the mutual recognition of certificates based on the CC Evaluation Assurance Levels up to and including EAL 4 has been signed in May 2000 (CCRA). It includes also the recognition of Protection Profiles based on the CC.

As of September 2011 the arrangement has been signed by the national bodies of: Australia, Austria, Canada, Czech Republic, Denmark, Finland, France, Germany, Greece, Hungary, India, Israel, Italy, Japan, Republic of Korea, Malaysia, The Netherlands, New Zealand, Norway, Pakistan, Republic of Singapore, Spain, Sweden, Turkey, United Kingdom, United States of America. The current list of signatory nations and approved certification schemes can be seen on the website: <a href="http://www.commoncriteriaportal.org">http://www.commoncriteriaportal.org</a>.

The Common Criteria Recognition Arrangement logo printed on the certificate indicates that this certification is recognised under the terms of this agreement by the nations listed above.

This evaluation contains the components ADV\_FSP.5, ADV\_INT.2, ADV\_TDS.4, ALC\_CMS.5, ALC\_DVS.2, ALC\_TAT.2, ASE\_TSS.2, ATE\_DPT.3, AVA\_VAN.5 that are not mutually recognised in accordance with the provisions of the CCRA. For mutual recognition the EAL4 components of these assurance families are relevant.

#### 3 Performance of Evaluation and Certification

The certification body monitors each individual evaluation to ensure a uniform procedure, a uniform interpretation of the criteria and uniform ratings.

The product NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0 has undergone the certification procedure at BSI.

The evaluation of the product NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0 was conducted by T-Systems GEI GmbH. The evaluation was completed on 28 March 2013. The T-Systems GEI GmbH is an evaluation facility (ITSEF)<sup>6</sup> recognised by the certification body of BSI.

For this certification procedure the sponsor and applicant is: NXP Semiconductors Germany GmbH.

The product was developed by: NXP Semiconductors Germany GmbH.

The certification is concluded with the comparability check and the production of this Certification Report. This work was completed by the BSI.

•

<sup>&</sup>lt;sup>6</sup> Information Technology Security Evaluation Facility

#### 4 Validity of the Certification Result

This Certification Report only applies to the version of the product as indicated. The confirmed assurance package is only valid on the condition that

- all stipulations regarding generation, configuration and operation, as given in the following report, are observed,
- the product is operated in the environment described, as specified in the following report and in the Security Target.

For the meaning of the assurance levels please refer to the excerpts from the criteria at the end of the Certification Report.

The Certificate issued confirms the assurance of the product claimed in the Security Target at the date of certification. As attack methods evolve over time, the resistance of the certified version of the product against new attack methods needs to be re-assessed. Therefore, the sponsor should apply for the certified product being monitored within the assurance continuity program of the BSI Certification Scheme (e.g. by a re-certification). Specifically, if results of the certification are used in subsequent evaluation and certification procedures, in a system integration process or if a user's risk management needs regularly updated results, it is recommended to perform a re-assessment on a regular e.g. annual basis.

In case of changes to the certified version of the product, the validity can be extended to the new versions and releases, provided the sponsor applies for assurance continuity (i.e. re-certification or maintenance) of the modified product, in accordance with the procedural requirements, and the evaluation does not reveal any security deficiencies.

#### 5 Publication

The product NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0 has been included in the BSI list of certified products, which is published regularly (see also Internet: <a href="https://www.bsi.bund.de">https://www.bsi.bund.de</a> and [5]). Further information can be obtained from BSI-Infoline +49 228 9582-111.

Further copies of this Certification Report can be requested from the developer<sup>7</sup> of the product. The Certification Report may also be obtained in electronic form at the internet address stated above.

NXP Semiconductors Germany GmbH Stresemannallee 101 22529 Hamburg

#### **B** Certification Results

The following results represent a summary of

- the Security Target of the sponsor for the Target of Evaluation,
- the relevant evaluation results from the evaluation facility, and
- complementary notes and stipulations of the certification body.

#### 1 Executive Summary

The Target of Evaluation (TOE) is the product "NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0". The TOE is a hardware platform with IC Dedicated Software which can be used for a variety of high security applications like banking and finance market, in electronic commerce or in governmental applications like electronic pass port, identity card as well as for access control systems and loyalty applications. The hardware platform provides coprocessors for Triple-DES with up to three keys, AES with different key lengths, large integer arithmetic operations and cyclic redundancy check calculation. Further the hardware platform includes a True Random Number Generator suitable to generate cryptographic keys. The TOE supports the ISO/IEC 7816 contact interface with UART and the ISO/IEC 14443 A contactless interface. The implementation of multiple applications is supported by the CPU offering different CPU modes with gradual permissions and memory management control supporting the separation of different memory segments in User Mode. The IC Dedicated Software supports the Security IC Embedded Software providing EEPROM write operation. Additionally the Security IC Embedded Software can call the MIFARE Plus MF1PLUSx0 functionality primarily designed for secure contact-less transport applications and related loyalty programs as well as access management systems. As already outlined in the Security Target ([6] and [8]), the MIFARE Plus MF1PLUSx0 software also supports different configurations. The configuration called MIFARE Classic, provided in Security Level 1 and Security Level 2, is not covered by the evaluation. Only the Security Level 0 intended for the personalisation within a secure environment and the Security Level 3 also named MIFARE Plus were covered by the evaluation. The TOE "NXP Secure Smart Card Controller P60D024/016/012MVB including Security IC Dedicated Software with MIFARE Plus MF1PLUSx0" is referenced as P60D024/016/012MVB with MIFARE Plus MF1PLUSx0 in the following.

The Security Target [6] is the basis for this certification. It is based on the certified Protection Profile Security IC Platform Protection Profile, Version 1.0, 15 June 2007, BSI-CC-PP-0035-2007 [7].

The TOE Security Assurance Requirements (SAR) are based entirely on the assurance components defined in Part 3 of the Common Criteria (see part C or [1], Part 3 for details). The TOE meets the assurance requirements of the Evaluation Assurance Level EAL 5 augmented by ASE TSS.2, ALC DVS.2 and AVA VAN.5.

The TOE Security Functional Requirements (SFR) relevant for the TOE are outlined in the Security Target [6] and [8], chapter 6.1. They are selected from Common Criteria Part 2 and some of them are newly defined. Thus the TOE is CC Part 2 extended.

The TOE Security Functional Requirements are implemented by the following TOE Security Functions:

| TOE Security Functions | Addressed issue         |
|------------------------|-------------------------|
| SS.RNG                 | Random Number Generator |
| SS.HW_DES              | Tripple-DES coprocessor |
| SS.HW_AES              | AES coprocessor         |
| SS.CRC                 | Cyclic Redundancy Check |
| SS.MFP_AUTH            | Authentication          |

| TOE Security Functions | Addressed issue                          |
|------------------------|------------------------------------------|
| SS.MFP_ACC_CTRL        | Access Control                           |
| SS.MFP_ENC             | Encryption                               |
| SS.MFP_MAC             | Message Authentication Code              |
| SS.RECONFIG            | Post Delivery Configuration              |
| SF.OPC                 | Control of Operating Conditions          |
| SF.PHY                 | Protection against Physical Manipulation |
| SF.LOG                 | Logical Protection                       |
| SF.COMP                | Protection of Mode Control               |
| SF.MEM_ACC             | Memory Access Control                    |
| SF.SFR_ACC             | Special Function Register Access Control |
| SF.FFW                 | Firmware Firewall                        |
| SF.Firmware            | Firmware Support                         |

Table 1: TOE Security Functionalities

For more details please refer to the Security Target [6] and [8], chapter 7.

The assets to be protected by the TOE are defined in the Security Target [6] and [8], chapter 3.1. Based on these assets the TOE Security Problem is defined in terms of Assumptions, Threats and Organisational Security Policies. This is outlined in the Security Target [6] and [8], chapter 3.2 to 3.4.

The P60D024/016/012MVB with MIFARE Plus MF1PLUSx0 can be delivered in different major configurations. All major configurations covered by the evaluation are listed in table 5. For details refer to chapter 8.

The vulnerability assessment results as stated within this certificate do not include a rating for those cryptographic algorithms and their implementation suitable for encryption and decryption (see BSIG Section 9, Para. 4, Clause 2).

The certification results only apply to the version of the product indicated in the certificate and on the condition that all the stipulations are kept as detailed in this Certification Report. This certificate is not an endorsement of the IT product by the Federal Office for Information Security (BSI) or any other organisation that recognises or gives effect to this certificate, and no warranty of the IT product by BSI or any other organisation that recognises or gives effect to this certificate, is either expressed or implied.

#### 2 Identification of the TOE

The Target of Evaluation (TOE) is called:

# NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0

The following table outlines the TOE deliverables:

| No | Туре | Identifier                                       | Release            | Form of Delivery                |
|----|------|--------------------------------------------------|--------------------|---------------------------------|
| 1  | HW   | P60D024/016/012MVB with MIFARE Plus<br>MF1PLUSx0 | nameplate<br>9047A | wafer, module, inlay or package |

| No | Туре | Identifier                                                                                                                                                                             | Release                                      | Form of Delivery          |
|----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|
| 2  | SW   | Test ROM Software (IC Dedicated Test<br>Software), Test-ROM on the chip acc. to<br>9047A_BM097_TESTROM_v1_btos_08v0A<br>_fos_6v10.hex                                                  | Release 08.0A,<br>19 April 2012              | stored in ROM on the chip |
| 3  | SW   | Boot ROM Software (part of the IC Dedicated Support Software), Boot-ROM on the chip acc. to 9047A_BM097_TESTROM_v1_btos_08v0A _fos_6v10.hex                                            | Release 08.0A,<br>19 April 2012              | stored in ROM on the chip |
| 4  | SW   | Firmware Operating System (FOS) (part of the IC Dedicated Support Software), Firmware Operating System on the chip acc. to 9047A_BM097_TESTROM_v1_btos_08v0A_fos_6v10.hex              | Version 6.12 <sup>8</sup> ,<br>19 April 2012 | stored in ROM on the chip |
| 5  | DOC  | Product Data Sheet, SmartMX2 family P60D012/016/024 VB, Secure high-performance smart card controller, NXP Semiconductors, Business Unit Identification                                | Rev. 3.7,<br>21 June 2012                    | electronic form [12]      |
| 6  | DOC  | MIFARE Plus, Functionality of implementation on smart card controllers, Product data sheet, NXP Semiconductors, Business Unit Identification                                           | Rev. 3.1,<br>24 September<br>2012            | electronic form [13]      |
| 7  | DOC  | Product Data Sheet Addendum, SmartMX2 family Firmware Interface Specification, NXP Semiconductors                                                                                      | Rev. 3.3,<br>11 December<br>2012             | electronic form [14]      |
| 8  | DOC  | Instruction set for the SmartMX2 family,<br>Secure smart card controller, NXP<br>Semiconductors, Business Unit<br>Identification,                                                      | Rev. 3.1,<br>2 February<br>2012              | electronic form [15]      |
| 9  | DOC  | Product Data Sheet Addendum, SmartMX2 family Chip Health Mode, NXP Semiconductors                                                                                                      | Rev. 3.0,<br>11 May 2012                     | electronic form [16]      |
| 10 | DOC  | Product Data Sheet Addendum, SmartMX2 family Post Delivery Configuration, NXP Semiconductors                                                                                           | Rev. 3.2,<br>4 February<br>2013              | electronic form [17]      |
| 11 | DOC  | Guidance and Operation Manual, NXP<br>Secure Smart Card Controller<br>P60D024/P60D016/P60D012 VB, NXP<br>Semiconductors                                                                | Rev. 1.4,<br>13 November<br>2012             | electronic form [18]      |
| 12 | DOC  | NXP Secure Smart Card Controller<br>P60xeeey with MF1PLUSx0, MIFARE Plus<br>MF1PLUSx0, Guidance, Delivery and<br>Operation Manual, NXP Semiconductors,<br>Business Unit Identification | Rev. 1.3,<br>20 February<br>2013             | electronic form [19]      |
| 13 | DOC  | Wafer and delivery specification, SmartMX2 family P60D024/P60D016/P60D012 VB, NXP Semiconductors                                                                                       | Rev. 3.0,<br>6 February<br>2012              | electronic form [20]      |

Table 2: Deliverables of the TOE

 $<sup>^{8}</sup>$  Note that the ROM mask is released according to version 6.10, but the evaluated version includes a Firmware patch to version 6.12.

Only ten items (the hardware platform and nine documents) are delivered since the IC Dedicated Software included in the ROM is delivered on chip as part of the hardware platform.

The hardware platform as part of the TOE is available in different packages as listed in the following table. The table lists in the last column the package types that are supported in this evaluation:

| P60D024MVB | P60D016MVB | P60D012MVB |                                                                                                                                          |
|------------|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Ux         | Ux         | Ux         | Wafer not thinner than 50 µm (The letter "x" in "Ux" stands for a capital letter or a number, which identifies the wafer type)           |
| Xn         | Xn         | Xn         | Module (The letter "n" in" Xn" stands for a capital letter or a number, which identifies the module type)                                |
| A4         | A4         |            | MOB4 module                                                                                                                              |
| A6         | A6         |            | MOB6 module                                                                                                                              |
| Ai         | Ai         |            | Inlay (The letter 'i" in "Ai" stands for a capital letter, which identifies both, the inlay type and the package type inside the inlay.) |

Table 3: Supported package types

The package type does not influence the security functionality of the TOE. It does only define which pads are connected in the package and for what purpose the TOE (with the appropriate package) can be used. Note that the security of the TOE is not dependent on which pad is connected or not – the connections just define how the product can be used. The commercial type name is the name that the customer of NXP BU ID uses to order the TOE in the respective package. There is a separate Order Entry Form for each major configuration, refer to [21], [22] and [26]. The appendix for the definition of the FabKey is the same for all configurations, refer to [23]. Note that the commercial type names contain placeholders for the customer specific parts (i.e. the ROM code number associated with the Security IC Embedded Software, the FabKey number and minor configuration options) of the TOE. A specification of the placeholders is given by the developer in section 1.4.2.4 of [6] and [8]. In consequence this means that a full commercial product name that fits in the variable forms described in table 3 determines that the hardware is an evaluated product, however this gives no conclusion on the Security IC Embedded Software and if the software uses the proper hardware configuration as described by section 1.3.1 of the Security Target [6] and [8].

The requirements for the delivery of these package types are described in Chapter 2 of the Guidance and Operation Manual [18] and in Wafer and delivery specification [20]. For each delivery form of the hardware platform NXP BU ID offers two ways of delivery of the TOE:

- 1. The customer collects the hardware platform himself at the NXP BU ID site.
- 2. The hardware platform is sent to the customer by NXP BU ID with special protective measures.

These methods are also described in the Guidance and Operation Manual [18], Chapter 2, and in Wafer and delivery specification [20], Chapter 4, as part of the requirements for

delivery. The TOE documentation (last nine items of table 2) is delivered in electronic form by the Document control System (namely DocStore) of NXP.

The commercial type name is the identification used to order the TOE in the respective major configuration and with the evaluated package type. The hardware version can be identified by the coded nameplate "9047A" on the surface of the hardware platform as described in sections 4.2 and 3.9.3 of the Wafer and delivery specification [20]. The nameplate is the same for all configurations. In addition each major configuration has a different device coding described in [12] and [24]. The device coding is reproduced in the following table 4. Identification is also possible using the Chip Health Mode. The identification string provided by the command 00h of the Chip Health Mode comprises also the device coding and the firmware version.

|     | P60D024MVB | P60D016MVB | P60D012MVB |
|-----|------------|------------|------------|
| DC0 | 00100010   | 00100010   | 00100010   |
| DC1 | 00001100   | 00001011   | 00001010   |
| DC2 | 0000001    | 0000001    | 0000001    |
| DC3 | 00010111   | 00010111   | 00010111   |
| DC4 | 0000000X   | 0000000X   | 0000000X   |

Table 4: Device coding of the major configurations

Note that "X" in the table above denotes the minor configuration options of the antenna. Both configurations are part of the evaluation and can be selected by the customer. Refer to section 31.2.3 of [12].

### 3 Security Policy

The Security Policy is expressed by the set of Security Functional Requirements and implemented by the TOE. As the TOE is a hardware platform, the security policy of the TOE provides countermeasures against: leakage of information, physical probing, malfunctions, physical manipulations, access to code, access to data memory, abuse of functionality. Hence the TOE shall:

- maintain the integrity and the confidentiality of data stored in the memory of the TOE and
- maintain the integrity, the correct operation and the confidentiality of Security Functions (security mechanisms and associated functions) provided by the TOE.

### 4 Assumptions and Clarification of Scope

The Assumptions defined in the Security Target and some aspects of Threats and Organisational Security Policies are not covered by the TOE itself. These aspects lead to specific security objectives to be fulfilled by the TOE-Environment. The following topics are of relevance:

- Usage of Hardware Platform (OE.Plat-Appl)
- Treatment of User Data (OE.Resp-Appl)
- Protection during composite product manufacturing (OE.Process-Sec-IC)

• Check of initialisation data by the Security IC Embedded Software (OE.Check-Init)

- Check of the Originality Key of the MIFARE Plus MF1PLUSx0 (OE.Check-OriginalityKey)
- OE.Secure-Values (Generation of secure values)
- Terminal support to ensure integrity, confidentiality and use of random numbers (OE.Terminal-Support)

Details can be found in the Security Target [6] and [8], chapter 4.2 and 4.3.

#### 5 Architectural Information

The P60D024/016/012MVB with MIFARE Plus MF1PLUSx0 is an integrated circuit (IC) providing a hardware platform with IC Dedicated Support Software. A top level block diagram and a list of subsystems can be found within the TOE description of the Security Target ([6] and [8]). The complete description of the hardware platform and the IC Dedicated Support Software as well as the complete instruction set of the P60D024/016/012MVB with MIFARE Plus MF1PLUSx0 can be found in the "Product Data Sheet, SmartMX2 family P60D012/016/024 VB", [12] (and its addenda [16] and [17]) and the "Instruction set", [15]. The "Firmware Interface Specification", [14] is an addendum to [12] related to the current version 6.12 of the Firmware Operating System and "MIFARE Plus, Functionality of implementation on smart card controllers", [13] serves as data sheet for the MIFARE PLUS MF1PLUSx0 software.

The hardware platform comprises the following components: SMX2 CPU supporting 32/24/16/8 bit instructions, Special Function Registers, Triple-DES Co-Processor, AES Co-processor, CRC Co-Processor, Fame2 Co- Processor, Memory Management Unit, Copy Machines, Random Number Generator (RNG), Power Module and a module comprising Security Sensors and Filters. The hardware platform comprises a contact-based interface and a contactless interface. The CPU provides three different CPU Modes in order to separate different applications running on the TOE. One CPU Mode is reserved for the Firmware Operating System supporting specific functionality of the hardware platform. The security measures for physical protection are realized within the layout of the whole circuitry.

The Special Function Registers that can be controlled by the Security IC Embedded Software provide one interface to the security functionality of the TOE. The P60D024/016/012MVB with MIFARE Plus MF1PLUSx0 provides different levels of access control to the SFR with the different CPU Modes and additional – configurable – access control to Special Function Registers for the User Mode and the Firmware Mode.

The Fame2 does not provide a cryptographic algorithm itself. The modular arithmetic functions are suitable to implement different asymmetric cryptographic algorithms. The coprocessor implements security features to support the protection against fault attacks and timing attacks as described in [6] and [8].

The TOE executes the IC Dedicated Support Software (Boot ROM Software) during the start up to configure and initialise the hardware. This software is executed in the Boot Mode. After the start-up is finished and the CPU Mode changed to System Mode it is not possible to re-enter the Boot Mode without forcing a reset.

The Firmware Operating System provides several functions to the Security IC Embedded Software. The functions can be grouped in: (i) support of the EEPROM write operation, (ii) support for the contactless communication and (iii) the MIFARE Plus MF1PLUSx0

software. The EEPROM write support includes a re-trimming process in order to ensure the endurance of the EEPROM modules. The Firmware can be used to activate and maintain the contactless ISO 14443 protocol. The MIFARE Plus MF1PLUSx0 software is also part of the Firmware Operating System and its functionality can be activated by the Security IC Embedded Software. The MIFARE Plus MF1PLUSx0 specific commands can be exchanged using the contactless interface or the so called remote interface. The remote interface requires a shared memory area in the RAM. The System Mode can configure a shared memory area in the RAM to exchange data with software running in Firmware Mode for different Firmware vector calls (FVEC). The Firmware is able to access code and data stored in the EEPROM partition of the Security IC Embedded Software to support the EEPROM write operation. Code and data of the Firmware Operating System cannot be accessed by the Security IC Embedded Software running in System Mode or User Mode. A strict separation between the IC Dedicated Support Software and the Security IC Embedded Software is ensured based on the partitioning of the memories. The Firmware is executed in the Firmware Mode and has only access to the partitions of the Firmware. The System Mode and the User Modes have access to the partition of the Security IC Embedded Software.

The hardware platform comprises a contact based interface and a contactless interface. Both interfaces can be used independent from each other. Based on a specific minor configuration and an associated clock configuration both interfaces could be used simultaneously.

#### 6 Documentation

The evaluated documentation as outlined in table 2 is provided with the product to the customer. This documentation contains the required information for secure usage of the TOE in accordance with the Security Target.

Additional obligations and notes for secure usage of the TOE as outlined in chapter 10 of this report have to be followed.

### 7 IT Product Testing

The TOE is a hardware platform with IC Dedicated Software. It is defined uniquely by the name P60D024MVB, P60D016MVB and P60D012MVB related to the major configuration. Its implementation representation and their (unique) configurations are exactly specified by the Configuration Lists [25] for the hardware platform and [11] for the IC Dedicated Support Software.

The tests performed by the developer can be divided into the following categories:

- 1. tests which are performed in a simulation environment with different tools for the analogue circuitries and for the digital parts of the TOE;
- 2. functional tests which are performed with special software to test all TSFIs including the MIFARE Plus MF1PLUSx0;
- 3. characterisation and verification tests to release the hardware platform for production including tests with different operating conditions as well as special verification tests for security services and security features of the hardware and the IC Dedicated Software;

4. functional tests at the end of the production process using IC Dedicated Test Software. These tests are executed for every chip to check its correct functionality and individually trim each device as last step of phase 3.

The developer tests cover all TSFIs identified in the functional specification as well as in the test documentation.

The evaluators were able to repeat the tests of the developer. The tests are repeated and verified against the test protocols provided by the developer. The tests of the developer are repeated by sampling. In addition the evaluators performed independent tests to supplement, augment and to verify the tests performed by the developer. The tests of the evaluators comprise special tests and examination of the hardware platform and the Firmware using open samples. In addition the evaluators perform tests of the hardware platform and the Firmware using different major configurations according to table 5. Minor configuration options were characterised performing the same test under similar conditions for different minor configuration options.

The evaluation provides evidence that the actual version of the hardware platform provides the TOE Security Functionality as specified by the developer. The test results confirm the correct implementation of the TOE Security Functionality.

For penetration testing the evaluators took all TOE Security Functionality into consideration. Extensive penetration testing was performed to test the security mechanisms used to provide the Security Services and Security Features. The tests for the hardware platform and the Firmware comprise the use of bespoke equipment and expert knowledge. The penetration tests considered physical tampering of the hardware platform including information that can be gathered by reverse engineering to support other attacks. Further on attacks that do not modify the hardware platform physically such as side channel analysis for the coprocessors (AES, Triple-DES) and perturbation attacks were performed. The test of the hardware platform and the Firmware comprises attacks that must be averted by the combination of the hardware platform and the Security IC Embedded Software as well as attacks against the hardware platform and the Firmware directly. The penetration tests of the IC Dedicated Software include also logical attacks.

### 8 Evaluated Configuration

The P60D024/016/012MVB with MIFARE Plus MF1PLUSx0 can be delivered in different major configurations. All major configurations listed in the following table are covered by the evaluation. Due to the naming conventions of the SmartMX2 family the configured TOEs have different names.

|                                                                                                          | P60D024MVB | P60D016MVB | P60D012MVB |
|----------------------------------------------------------------------------------------------------------|------------|------------|------------|
| Contact-less interface                                                                                   | available  | available  | available  |
| Accessible EEPROM for<br>the Security IC<br>Embedded Software for<br>Mifare Plus 2kByte<br>configuration | 19712 Byte | 11520 Byte | 7424 Byte  |
| accessible EEPROM for<br>the Security IC<br>Embedded Software for                                        | 16896 Byte | 8704 Byte  | 4608 Byte  |

|                                  | P60D024MVB | P60D016MVB | P60D012MVB |
|----------------------------------|------------|------------|------------|
| Mifare Plus 4kByte configuration |            |            |            |
| Copy Machines                    | 1          | 1          | 1          |

Table 5: Overview of major configurations

The P60D024/016/012MVB with MIFARE Plus MF1PLUSx0 hardware platform was tested including all major configurations as well as all minor configuration options that can be selected based on table 3 in section 1.4.2.2 of [6] and [8]. All major and minor configurations are available to the evaluator. Besides the differences listed in table 5 there are no other differences between the major configurations. The major configuration does not have dependencies to security features. All minor configuration options that are part of the evaluation were tested. The minor configuration options behave as specified and described in [12], [13] and [18]. Therefore the results described in this document are applicable for the major configurations P60D024MVB, P60D016MVB and P60D012MVB as well as for all minor configurations described in [6] and [8].

The major and minor configurations cannot be influenced by the customer. They are selected by the customer according to the Order Entry Form, P60D024 [21] or the related Order Entry Forms for the major configured type (refer to [22] and [26]). The configuration is done using mask coded bits and mask coded switches based on the ROM code mask as well as using EEPROM-fuses configured during the wafer test. The EEPROM-fuses are set during the wafer tests with defined fixed values and trimming values generated during the related calibration test of each device. This configuration cannot be changed in the Application Mode after delivery of the TOE. For the configuration options covered in the evaluation refer to the Security Target [6] and [8].

The Firmware is not able to change any configuration or the pre-personalisation stored in the "Security & Manufacturer Data Area" of the chip. The behaviour of the TOE cannot be further changed after the Post Delivery Configuration according to contact based Chip Health Mode and contactless Chip Health Mode.

Note that the post delivery configuration as described in [12] allows to disable the AES coprocessor and thereby a security service provided by the TOE. In addition the Fame2 coprocessor can be disabled and the accessible size of the EEPROM and the accessible size of the CXRAM can be set by post delivery configuration. If a component is disabled the access to Special Function Registers or bits of Special Function Registers of this component will force an exception. According to [14] the FVEC0.15 can be used for the Mifare Post Delivery Configuration, which allows reconfiguring of the MIFARE Plus MF1PLUSx0 and the memory space that is accessible by the MIFARE Plus MF1PLUSx0 software if it is enabled. Thereby FVEC0.15 also allows to disable security services provided by the TOE.

As already outlined in the Security Target ([6] and [8]), the MIFARE Plus MF1PLUSx0 software also support different configurations. The configuration called MIFARE Classic, provided in Security Level 1 and Security Level 2, is not covered by the evaluation. Only the Security Level 0 intended for the personalisation within a secure environment and the Security Level 3 also named MIFARE Plus were covered by the evaluation. It is also possible to change from Security Level 1 and the Security Level 2 to the evaluated

Security Level 3 (MIFARE Plus) in the field (phase 7). However this presumes that the constraints described in the guidance manual [19], section 3.1 are followed.

#### 9 Results of the Evaluation

#### 9.1 CC specific results

The Evaluation Technical Report (ETR) [9] was provided by the ITSEF according to the Common Criteria [1], the Methodology [2], the requirements of the Scheme [3] and all interpretations and guidelines of the Scheme (AIS) [4] as relevant for the TOE.

The Evaluation Methodology CEM [2] was used for those components up to EAL5 extended by advice of the Certification Body for components beyond EAL 5 and guidance specific for the technology of the product [4] (AIS 34).

The following guidance specific for the technology was used:

- (i) The Application of CC to Integrated Circuits
- (ii) Application of Attack Potential to Smartcards
- (iii) Guidance, Smartcard Evaluation

(see [4], AIS 25, AIS 26, AIS 37).

For RNG assessment the scheme interpretations AIS 31 was used (see [4]).

To support composite evaluations according to AIS 36 the document ETR for composite evaluation [10] was provided and approved. This document provides details of this platform evaluation that have to be considered in the course of a composite evaluation on top.

The assurance refinements outlined in the Security Target were followed in the course of the evaluation of the TOE.

As a result of the evaluation the verdict PASS is confirmed for the following assurance components:

- All components of the EAL 5 package including the class ASE as defined in the CC (see also part C of this report)
- The components ASE\_TSS.2, ALC\_DVS.2 and AVA\_VAN.5 augmented for this TOE evaluation.

The evaluation has confirmed:

• PP Conformance: Security IC Platform Protection Profile, Version 1.0, 15 June 2007,

BSI-CC-PP-0035-2007 [7]

• for the Functionality: PP conformant plus product specific extensions

Common Criteria Part 2 extended

• for the Assurance: Common Criteria Part 3 conformant

EAL 5 augmented by ASE TSS.2, ALC DVS.2 and AVA VAN.5

For specific evaluation results regarding the development and production environment see annex B in part D of this report.

The results of the evaluation are only applicable to the TOE as defined in chapter 2 and the configuration as outlined in chapter 8 above.

#### 9.2 Results of cryptographic assessment

The strength of the cryptographic algorithms was not rated in the course of this certification procedure (see BSIG Section 9, Para. 4, Clause 2). But Cryptographic Functionalities with a security level of lower than 100 bits can no longer be regarded as secure without considering the application context. Therefore for this functionalities it shall be checked whether the related crypto operations are appropriate for the intended system. Some further hints and guidelines can be derived from the 'Technische Richtlinie BSI TR-02102' (https://www.bsi.bund.de).

Any Cryptographic Functionality that is marked in column 'Security Level above 100 Bits' of the following table with 'no' achieves a security level of lower than 100 Bits (in general context).

| Purpose                                                          | Mechanism           | Standard of<br>Implementation           | Key Size in Bits      | Security Level above 100 Bits |
|------------------------------------------------------------------|---------------------|-----------------------------------------|-----------------------|-------------------------------|
| Authentication (MFP)                                             | AES in CBC<br>mode  | [FIPS-197] (AES),<br>[SP 800-38A] (CBC) | K  = 128              | yes                           |
| Encryption and                                                   | Two-key TDES        | [FIPS-46-3] (DES)                       | K  = 112              | no                            |
| Decryption                                                       | Three-key TDES      | [FIPS-46-3] (DES)                       | K  = 168              | yes                           |
|                                                                  | AES                 | [FIPS-197] (AES)                        | K  = 128, 192,<br>256 | yes                           |
|                                                                  | AES in CBC<br>mode  | [FIPS-197] (AES),<br>[SP 800-38A] (CBC) | K  = 128              | yes                           |
| Message<br>authentication code<br>generation and<br>verification | AES in CMAC<br>mode | [FIPS-197] (AES),<br>[SP800-38B] (CMAC) | K  = 128              | yes                           |
| Key Agreement<br>(MFP)                                           | FTP_TRP.1[MFP]      |                                         |                       | no                            |

Table 6: Cryptographic TOE Security Functionalities

### 10 Obligations and Notes for the Usage of the TOE

The documents as outlined in table 2 contain necessary information about the usage of the TOE and all security hints therein have to be considered. In addition all aspects of Assumptions, Threats and OSPs as outlined in the Security Target not covered by the TOE itself need to be fulfilled by the operational environment of the TOE.

The customer or user of the product shall consider the results of the certification within his system risk management process. In order for the evolution of attack methods and techniques to be covered, he should define the period of time until a re-assessment for the TOE is required and thus requested from the sponsor of the certificate.

Some security measures are partly implemented in the hardware and require additional configuration or control or measures to be implemented by the IC Dedicated Support Software or Security Embedded Software.

For this reason the TOE includes guidance documentation (see table 2) which contains guidelines for the developer of the Security IC Embedded Software on how to securely use the microcontroller chip. Further on the TOE includes guidance documentation (see table 2) which contains guidelines for the developer of the remote station (terminal) for the MIFARE Plus MF1PLUSx0 application. These guidance documents include measures that have to be implemented by the Security IC Embedded Software respectively the terminal in order to fulfil the security requirements of the Security Target of the TOE.

In the course of the evaluation of the composite product or system it must be examined if the required measures have been correctly and effectively implemented by the software. Additionally, the evaluation of the composite product or system must also consider the evaluation results as outlined in the document ETR for composite evaluation [10].

In addition, the following aspect needs to be fulfilled when using the TOE:

The implementation of the encryption/decryption operation of the MIFARE Plus MF1PLUSx0 may expose some bits of the XOR difference between pairs of plaintext using the principles of a watermark attack. This is addressed in [19], refer to REC.12.

#### 11 Security Target

For the purpose of publishing, the Security Target [8] of the Target of Evaluation (TOE) is provided within a separate document as Annex A of this report. It is a sanitised version of the complete Security Target [6] used for the evaluation performed. Sanitisation was performed according to the rules as outlined in the relevant CCRA policy (see AIS 35 [4]).

#### 12 Definitions

#### 12.1 Acronyms

**AES** Advanced Encryption Standard

AIS Application Notes and Interpretations of the Scheme

BSI Bundesamt für Sicherheit in der Informationstechnik / Federal Office for

Information Security, Bonn, Germany

**BSIG** BSI-Gesetz / Act on the Federal Office for Information Security

CCRA Common Criteria Recognition Arrangement
CC Common Criteria for IT Security Evaluation

**CEM** Common Methodology for Information Technology Security Evaluation

CRC Cyclic Redundancy Check

DES Data Encryption Standard

EAL Evaluation Assurance Level

**EEPROM** Electrically Erasable Programmable Read Only Memory

**ETR** Evaluation Technical Report

IEC International Electrotechnical Commission
ISO International Organization for Standardization

IT Information Technology

ITSEF Information Technology Security Evaluation Facility

OS Operating System
PP Protection Profile

**ROM** Read Only Memory

**SAR** Security Assurance Requirement

**SFP** Security Function Policy

**SFR** Security Functional Requirement

**ST** Security Target

**TOE** Target of Evaluation

**TSF** TOE Security Functionality

#### 12.2 Glossary

**Augmentation** - The addition of one or more requirement(s) to a package.

Die - The separate, isolated chip

**Extension** - The addition to an ST or PP of functional requirements not contained in part 2 and/or assurance requirements not contained in part 3 of the CC.

Fab - Short name used for the factory producing wafers

**FabKey** - Key to protect the chips during delivery (wafers or dies)

**Formal** - Expressed in a restricted syntax language with defined semantics based on well-established mathematical concepts.

**Informal** - Expressed in natural language.

**Object** - An passive entity in the TOE, that contains or receives information, and upon which subjects perform operations.

**Protection Profile** - An implementation-independent statement of security needs for a TOE type.

**Security Target** - An implementation-dependent statement of security needs for a specific identified TOE.

**Semiformal** - Expressed in a restricted syntax language with defined semantics.

**Subject** - An active entity in the TOE that performs operations on objects.

**Target of Evaluation** - A set of software, firmware and/or hardware possibly accompanied by guidance.

**TOE Security Functionality** - combined functionality of all hardware, software, and firmware of a TOE that must be relied upon for the correct enforcement of the SFRs

#### 13 **Bibliography**

Common Criteria for Information Technology Security Evaluation, Version 3.1, [1]

- Part 1: Introduction and general model, Revision 3, July 2009
- Part 2: Security functional components, Revision 3, July 2009
- Part 3: Security assurance components, Revision 3, July 2009
- Common Methodology for Information Technology Security Evaluation (CEM), [2] Evaluation Methodology, Version 3.1, Rev. 3, July 2009
- BSI certification: Procedural Description (BSI 7125) [3]
- Application Notes and Interpretations of the Scheme (AIS) as relevant for the TOE<sup>9</sup>. [4]
- German IT Security Certificates (BSI 7148), periodically updated list published also [5] in the BSI Website
- NXP Secure Smart Card Controller P60D024/016/012MVB Security Target, NXP [6] Semiconductors, Business Unit Identification, Rev. 1.3, 19 February 2013 (confidential document)
- Security IC Platform Protection [7] Profile, Version 1.0, June 2007. BSI-CC-PP-0035-2007
- NXP Secure Smart Card Controller P60D024/016/012MVB Security Target Lite, [8] NXP Semiconductors, Business Unit Identification, Rev. 1.3, 19 February 2013 (sanitised public document)
- [9] Evaluation Technical Report BSI-DSZ-CC-0842, Version 1.4, 28 March 2013, T-Systems GEI GmbH (confidential document)
- ETR for composition according to AIS36, P60D024/016/012MVB, T-Systems GEI [10] GmbH, Version 1.4, 21 March 2013 (confidential document)
- [11] NXP Secure Smart Card Controller P60D024/016/012MVB Firmware Configuration List, Rev. 1.3, NXP Semiconductors, 21 March 2013
- [12] Product Data Sheet. SmartMX2 family P60D012/016/024 VB, high-performance smart card controller, NXP Semiconductors, Business Unit Identification, Rev. 3.7, 21 June 2012

#### 9specifically

- AIS 25, Version 7, Anwendung der CC auf Integrierte Schaltungen including JIL Document and CC Supporting Document
- AIS 26, Version 8, Evaluations methodologie für in Hardware integrierte Schaltungen including JIL Document and CC Supporting Document
- AIS 31, Version 2, Funktionalitätsklassen und Evaluationsmethodologie für physikalische Zufallszahlengeneratoren
- AIS 32, Version 7, CC-Interpretationen im deutschen Zertifizierungsschema
- AIS 34, Version 3, Evaluation Methodology for CC Assurance Classes for EAL5+ (CCv2.3 & CCv3.1) and EAL6 (CCv3.1)
- AIS 35, Version 2.0, Öffentliche Fassung des Security Targets (ST-Lite) including JIL Document and CC Supporting Document and CCRA policies
- AIS 36, Version 3, Kompositionsevaluierung including JIL Document and CC Supporting Document

[13] MIFARE Plus, Functionality of implementation on smart card controllers, Product data sheet, NXP Semiconductors, Business Unit Identification, Rev. 3.1, 24 September 2012

- [14] Product Data Sheet Addendum, SmartMX2 family Firmware Interface Specification, NXP Semiconductors, Rev. 3.3, 11 December 2012
- [15] Instruction set for the SmartMX2 family, Secure smart card controller, NXP Semiconductors, Business Unit Identification, Rev. 3.1, 2 February 2012
- [16] Product Data Sheet Addendum, SmartMX2 family Chip Health Mode, NXP Semiconductors, Rev. 3.0, 11 May 2012
- [17] Product Data Sheet Addendum, SmartMX2 family Post Delivery Configuration, NXP Semiconductors, Rev. 3.2, 4 February 2013
- [18] Guidance and Operation Manual, NXP Secure Smart Card Controller P60D024/016/012 VB, NXP Semiconductors, Rev. 1.4, 13 November 2012
- [19] NXP Secure Smart Card Controller P60xeeey with MF1PLUSx0, MIFARE Plus MF1PLUSx0, Guidance, Delivery and Operation Manual, NXP Semiconductors, Business Unit Identification, Rev. 1.3, 20 February 2013
- [20] Wafer and delivery specification, SmartMX2 family P60D024/016/012 VB, NXP Semiconductors, Rev. 3.0, 6 February 2012
- [21] Order Entry Form P60D024, NXP Semiconductors, Business Unit Identification, online document, Release: 2.9, OEF ID: 2167
- [22] Order Entry Form P60D016, NXP Semiconductors, Business Unit Identification, online document, Release: 2.7, OEF ID: 2169
- [23] Appendix 1 to SmartMX2 P60 Family Order Entry Form P60 FabKey Data Transfer Form, Version 1.1, 31 January, 2012, NXP Semiconductors
- [24] NXP Secure Smart Card Controller P60D024/016/012eVB, Appendix of the Configuration List for composite evaluation, Rev. 01.04, NXP Semiconductors, 7 November 2012
- [25] NXP Secure Smart Card Controller P60D024/016/012eVB, Configuration List, Rev. 1.9, NXP Semiconductors, 13 November 2012
- [26] Order Entry Form P60D012, NXP Semiconductors, Business Unit Identification, online document, Release: 2.7, OEF ID: 2170

This page is intentionally left blank.

#### **C** Excerpts from the Criteria

CC Part1:

#### Conformance Claim (chapter 10.4)

"The conformance claim indicates the source of the collection of requirements that is met by a PP or ST that passes its evaluation. This conformance claim contains a CC conformance claim that:

- describes the version of the CC to which the PP or ST claims conformance.
- describes the conformance to CC Part 2 (security functional requirements) as either:
  - CC Part 2 conformant A PP or ST is CC Part 2 conformant if all SFRs in that PP or ST are based only upon functional components in CC Part 2, or
  - CC Part 2 extended A PP or ST is CC Part 2 extended if at least one SFR in that PP or ST is not based upon functional components in CC Part 2.
- describes the conformance to CC Part 3 (security assurance requirements) as either:
  - CC Part 3 conformant A PP or ST is CC Part 3 conformant if all SARs in that PP or ST are based only upon assurance components in CC Part 3, or
  - CC Part 3 extended A PP or ST is CC Part 3 extended if at least one SAR in that PP or ST is not based upon assurance components in CC Part 3.

Additionally, the conformance claim may include a statement made with respect to packages, in which case it consists of one of the following:

- Package name Conformant A PP or ST is conformant to a pre-defined package (e.g. EAL) if:
  - the SFRs of that PP or ST are identical to the SFRs in the package, or
  - the SARs of that PP or ST are identical to the SARs in the package.
- Package name Augmented A PP or ST is an augmentation of a predefined package if:
  - the SFRs of that PP or ST contain all SFRs in the package, but have at least one additional SFR or one SFR that is hierarchically higher than an SFR in the package.
  - the SARs of that PP or ST contain all SARs in the package, but have at least one additional SAR or one SAR that is hierarchically higher than an SAR in the package.

Note that when a TOE is successfully evaluated to a given ST, any conformance claims of the ST also hold for the TOE. A TOE can therefore also be e.g. CC Part 2 conformant.

Finally, the conformance claim may also include two statements with respect to Protection Profiles:

- PP Conformant A PP or TOE meets specific PP(s), which are listed as part of the conformance result.
- Conformance Statement (Only for PPs) This statement describes the manner in which PPs or STs must conform to this PP: strict or demonstrable. For more information on this Conformance Statement, see Annex D."

#### CC Part 3:

#### Class APE: Protection Profile evaluation (chapter 10)

"Evaluating a PP is required to demonstrate that the PP is sound and internally consistent, and, if the PP is based on one or more other PPs or on packages, that the PP is a correct instantiation of these PPs and packages. These properties are necessary for the PP to be suitable for use as the basis for writing an ST or another PP.

| Assurance Class       | Assurance Components                                                                        |
|-----------------------|---------------------------------------------------------------------------------------------|
|                       | APE_INT.1 PP introduction                                                                   |
|                       | APE_CCL.1 Conformance claims                                                                |
| Class APE: Protection | APE_SPD.1 Security problem definition                                                       |
| Profile evaluation    | APE_OBJ.1 Security objectives for the operational environment APE_OBJ.2 Security objectives |
|                       | APE_ECD.1 Extended components definition                                                    |
|                       | APE_REQ.1 Stated security requirements APE_REQ.2 Derived security requirements              |

APE: Protection Profile evaluation class decomposition"

#### Class ASE: Security Target evaluation (chapter 11)

"Evaluating an ST is required to demonstrate that the ST is sound and internally consistent, and, if the ST is based on one or more PPs or packages, that the ST is a correct instantiation of these PPs and packages. These properties are necessary for the ST to be suitable for use as the basis for a TOE evaluation."

| Assurance Class     | Assurance Components                                                                                      |
|---------------------|-----------------------------------------------------------------------------------------------------------|
|                     | ASE_INT.1 ST introduction                                                                                 |
|                     | ASE_CCL.1 Conformance claims                                                                              |
| Class ASE: Security | ASE_SPD.1 Security problem definition                                                                     |
| Target evaluation   | ASE_OBJ.1 Security objectives for the operational environment ASE_OBJ.2 Security objectives               |
|                     | ASE_ECD.1 Extended components definition                                                                  |
|                     | ASE_REQ.1 Stated security requirements ASE_REQ.2 Derived security requirements                            |
|                     | ASE_TSS.1 TOE summary specification ASE_TSS.2 TOE summary specification with architectural design summary |

ASE: Security Target evaluation class decomposition

#### **Security assurance components** (chapter 7)

The following table shows the assurance class decomposition.

| Assurance Class  | Assurance Components                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADV: Development | ADV_ARC.1 Security architecture description                                                                                                                                                                                                                                                                                                                                                |
|                  | ADV_FSP.1 Basic functional specification ADV_FSP.2 Security-enforcing functional specification ADV_FSP.3 Functional specification with complete summary ADV_FSP.4 Complete functional specification ADV_FSP.5 Complete semi-formal functional specification with additional error information ADV_FSP.6 Complete semi-formal functional specification with additional formal specification |
|                  | ADV_IMP.1 Implementation representation of the TSF ADV_IMP.2 Implementation of the TSF                                                                                                                                                                                                                                                                                                     |
|                  | ADV_INT.1 Well-structured subset of TSF internals ADV_INT.2 Well-structured internals ADV_INT.3 Minimally complex internals                                                                                                                                                                                                                                                                |
|                  | ADV_SPM.1 Formal TOE security policy model                                                                                                                                                                                                                                                                                                                                                 |
|                  | ADV_TDS.1 Basic design ADV_TDS.2 Architectural design ADV_TDS.3 Basic modular design ADV_TDS.4 Semiformal modular design ADV_TDS.5 Complete semiformal modular design ADV_TDS.6 Complete semiformal modular design with formal high-level design presentation                                                                                                                              |

<sup>&</sup>quot;The following Sections describe the constructs used in representing the assurance classes, families, and components."

<sup>&</sup>quot;Each assurance class contains at least one assurance family."

<sup>&</sup>quot;Each assurance family contains one or more assurance components."

| Assurance Class               | Assurance Components                                                                                                                                                                                      |  |  |  |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| AGD:                          | AGD_OPE.1 Operational user guidance                                                                                                                                                                       |  |  |  |
| Guidance documents            | AGD_PRE.1 Preparative procedures                                                                                                                                                                          |  |  |  |
|                               | ALC_CMC.1 Labelling of the TOE ALC_CMC.2 Use of a CM system ALC_CMC.3 Authorisation controls ALC_CMC.4 Production support, acceptance procedures and automation ALC_CMC.5 Advanced support                |  |  |  |
| ALC: Life cycle support       | ALC_CMS.1 TOE CM coverage ALC_CMS.2 Parts of the TOE CM coverage ALC_CMS.3 Implementation representation CM coverage ALC_CMS.4 Problem tracking CM coverage ALC_CMS.5 Development tools CM coverage       |  |  |  |
|                               | ALC_DEL.1 Delivery procedures                                                                                                                                                                             |  |  |  |
|                               | ALC_DVS.1 Identification of security measures ALC_DVS.2 Sufficiency of security measures                                                                                                                  |  |  |  |
|                               | ALC_FLR.1 Basic flaw remediation ALC_FLR.2 Flaw reporting procedures ALC_FLR.3 Systematic flaw remediation                                                                                                |  |  |  |
|                               | ALC_LCD.1 Developer defined life-cycle model ALC_LCD.2 Measurable life-cycle model                                                                                                                        |  |  |  |
|                               | ALC_TAT.1 Well-defined development tools ALC_TAT.2 Compliance with implementation standards ALC_TAT.3 Compliance with implementation standards - all parts                                                |  |  |  |
|                               | ATE_COV.1 Evidence of coverage ATE_COV.2 Analysis of coverage ATE_COV.3 Rigorous analysis of coverage                                                                                                     |  |  |  |
| ATE: Tests                    | ATE_DPT.1 Testing: basic design ATE_DPT.2 Testing: security enforcing modules ATE_DPT.3 Testing: modular design ATE_DPT.4 Testing: implementation representation                                          |  |  |  |
|                               | ATE_FUN.1 Functional testing ATE_FUN.2 Ordered functional testing                                                                                                                                         |  |  |  |
|                               | ATE_IND.1 Independent testing – conformance ATE_IND.2 Independent testing – sample ATE_IND.3 Independent testing – complete                                                                               |  |  |  |
| AVA: Vulnerability assessment | AVA_VAN.1 Vulnerability survey AVA_VAN.2 Vulnerability analysis AVA_VAN.3 Focused vulnerability analysis AVA_VAN.4 Methodical vulnerability analysis AVA_VAN.5 Advanced methodical vulnerability analysis |  |  |  |

Assurance class decomposition

#### Evaluation assurance levels (chapter 8)

"The Evaluation Assurance Levels (EALs) provide an increasing scale that balances the level of assurance obtained with the cost and feasibility of acquiring that degree of assurance. The CC approach identifies the separate concepts of assurance in a TOE at the end of the evaluation, and of maintenance of that assurance during the operational use of the TOE.

It is important to note that not all families and components from CC Part 3 are included in the EALs. This is not to say that these do not provide meaningful and desirable assurances. Instead, it is expected that these families and components will be considered for augmentation of an EAL in those PPs and STs for which they provide utility."

#### Evaluation assurance level (EAL) overview (chapter 8.1)

"Table 1 represents a summary of the EALs. The columns represent a hierarchically ordered set of EALs, while the rows represent assurance families. Each number in the resulting matrix identifies a specific assurance component where applicable.

As outlined in the next Section, seven hierarchically ordered evaluation assurance levels are defined in the CC for the rating of a TOE's assurance. They are hierarchically ordered inasmuch as each EAL represents more assurance than all lower EALs. The increase in assurance from EAL to EAL is accomplished by substitution of a hierarchically higher assurance component from the same assurance family (i.e. increasing rigour, scope, and/or depth) and from the addition of assurance components from other assurance families (i.e. adding new requirements).

These EALs consist of an appropriate combination of assurance components as described in Chapter 7 of this CC Part 3. More precisely, each EAL includes no more than one component of each assurance family and all assurance dependencies of every component are addressed.

While the EALs are defined in the CC, it is possible to represent other combinations of assurance. Specifically, the notion of "augmentation" allows the addition of assurance components (from assurance families not already included in the EAL) or the substitution of assurance components (with another hierarchically higher assurance component in the same assurance family) to an EAL. Of the assurance constructs defined in the CC, only EALs may be augmented. The notion of an "EAL minus a constituent assurance component" is not recognised by the standard as a valid claim. Augmentation carries with it the obligation on the part of the claimant to justify the utility and added value of the added assurance component to the EAL. An EAL may also be augmented with extended assurance requirements.

| Assurance<br>Class       | Assurance<br>Family | Assurance Components by Evaluation Assurance Level |      |      |      |      |      |      |
|--------------------------|---------------------|----------------------------------------------------|------|------|------|------|------|------|
|                          |                     | EAL1                                               | EAL2 | EAL3 | EAL4 | EAL5 | EAL6 | EAL7 |
| Development              | ADV_ARC             |                                                    | 1    | 1    | 1    | 1    | 1    | 1    |
|                          | ADV_FSP             | 1                                                  | 2    | 3    | 4    | 5    | 5    | 6    |
|                          | ADV_IMP             |                                                    |      |      | 1    | 1    | 2    | 2    |
|                          | ADV_INT             |                                                    |      |      |      | 2    | 3    | 3    |
|                          | ADV_SPM             |                                                    |      |      |      |      | 1    | 1    |
|                          | ADV_TDS             |                                                    | 1    | 2    | 3    | 4    | 5    | 6    |
| Guidance                 | AGD_OPE             | 1                                                  | 1    | 1    | 1    | 1    | 1    | 1    |
| Documents                | AGD_PRE             | 1                                                  | 1    | 1    | 1    | 1    | 1    | 1    |
| Life cycle               | ALC_CMC             | 1                                                  | 2    | 3    | 4    | 4    | 5    | 5    |
| Support                  | ALC_CMS             | 1                                                  | 2    | 3    | 4    | 5    | 5    | 5    |
|                          | ALC_DEL             |                                                    | 1    | 1    | 1    | 1    | 1    | 1    |
|                          | ALC_DVS             |                                                    |      | 1    | 1    | 1    | 2    | 2    |
|                          | ALC_FLR             |                                                    |      |      |      |      |      |      |
|                          | ALC_LCD             |                                                    |      | 1    | 1    | 1    | 1    | 2    |
|                          | ALC_TAT             |                                                    |      |      | 1    | 2    | 3    | 3    |
| Security Target          | ASE_CCL             | 1                                                  | 1    | 1    | 1    | 1    | 1    | 1    |
| Evaluation               | ASE_ECD             | 1                                                  | 1    | 1    | 1    | 1    | 1    | 1    |
|                          | ASE_INT             | 1                                                  | 1    | 1    | 1    | 1    | 1    | 1    |
|                          | ASE_OBJ             | 1                                                  | 2    | 2    | 2    | 2    | 2    | 2    |
|                          | ASR_REQ             | 1                                                  | 2    | 2    | 2    | 2    | 2    | 2    |
|                          | ASE_SPD             |                                                    | 1    | 1    | 1    | 1    | 1    | 1    |
|                          | ASE_TSS             | 1                                                  | 1    | 1    | 1    | 1    | 1    | 1    |
| Tests                    | ATE_COV             |                                                    | 1    | 2    | 2    | 2    | 3    | 3    |
|                          | ATE_DPT             |                                                    |      | 1    | 1    | 3    | 3    | 4    |
|                          | ATE_FUN             |                                                    | 1    | 1    | 1    | 1    | 2    | 2    |
|                          | ATE_IND             | 1                                                  | 2    | 2    | 2    | 2    | 2    | 3    |
| Vulnerability assessment | AVA_VAN             | 1                                                  | 2    | 2    | 3    | 4    | 5    | 5    |

Table 1: Evaluation assurance level summary"

#### Evaluation assurance level 1 (EAL1) - functionally tested (chapter 8.3)

#### "Objectives

EAL1 is applicable where some confidence in correct operation is required, but the threats to security are not viewed as serious. It will be of value where independent assurance is required to support the contention that due care has been exercised with respect to the protection of personal or similar information.

EAL1 requires only a limited security target. It is sufficient to simply state the SFRs that the TOE must meet, rather than deriving them from threats, OSPs and assumptions through security objectives.

EAL1 provides an evaluation of the TOE as made available to the customer, including independent testing against a specification, and an examination of the guidance documentation provided. It is intended that an EAL1 evaluation could be successfully conducted without assistance from the developer of the TOE, and for minimal outlay.

An evaluation at this level should provide evidence that the TOE functions in a manner consistent with its documentation."

#### Evaluation assurance level 2 (EAL2) - structurally tested (chapter 8.4)

#### "Objectives

EAL2 requires the co-operation of the developer in terms of the delivery of design information and test results, but should not demand more effort on the part of the developer than is consistent with good commercial practise. As such it should not require a substantially increased investment of cost or time.

EAL2 is therefore applicable in those circumstances where developers or users require a low to moderate level of independently assured security in the absence of ready availability of the complete development record. Such a situation may arise when securing legacy systems, or where access to the developer may be limited."

# Evaluation assurance level 3 (EAL3) - methodically tested and checked (chapter 8.5) "Objectives

EAL3 permits a conscientious developer to gain maximum assurance from positive security engineering at the design stage without substantial alteration of existing sound development practises.

EAL3 is applicable in those circumstances where developers or users require a moderate level of independently assured security, and require a thorough investigation of the TOE and its development without substantial re-engineering."

# Evaluation assurance level 4 (EAL4) - methodically designed, tested, and reviewed (chapter 8.6)

"Objectives

EAL4 permits a developer to gain maximum assurance from positive security engineering based on good commercial development practises which, though rigorous, do not require substantial specialist knowledge, skills, and other resources. EAL4 is the highest level at which it is likely to be economically feasible to retrofit to an existing product line.

EAL4 is therefore applicable in those circumstances where developers or users require a moderate to high level of independently assured security in conventional commodity TOEs and are prepared to incur additional security-specific engineering costs."

# **Evaluation assurance level 5 (EAL5) - semiformally designed and tested** (chapter 8.7) "Objectives

EAL5 permits a developer to gain maximum assurance from security engineering based upon rigorous commercial development practises supported by moderate application of specialist security engineering techniques. Such a TOE will probably be designed and developed with the intent of achieving EAL5 assurance. It is likely that the additional costs attributable to the EAL5 requirements, relative to rigorous development without the application of specialised techniques, will not be large.

EAL5 is therefore applicable in those circumstances where developers or users require a high level of independently assured security in a planned development and require a rigorous development approach without incurring unreasonable costs attributable to specialist security engineering techniques."

# Evaluation assurance level 6 (EAL6) - semiformally verified design and tested (chapter 8.8)

"Objectives

EAL6 permits developers to gain high assurance from application of security engineering techniques to a rigorous development environment in order to produce a premium TOE for protecting high value assets against significant risks.

EAL6 is therefore applicable to the development of security TOEs for application in high risk situations where the value of the protected assets justifies the additional costs."

# Evaluation assurance level 7 (EAL7) - formally verified design and tested (chapter 8.9)

"Objectives

EAL7 is applicable to the development of security TOEs for application in extremely high risk situations and/or where the high value of the assets justifies the higher costs. Practical application of EAL7 is currently limited to TOEs with tightly focused security functionality that is amenable to extensive formal analysis."

#### Class AVA: Vulnerability assessment (chapter 16)

"The AVA: Vulnerability assessment class addresses the possibility of exploitable vulnerabilities introduced in the development or the operation of the TOE."

#### Vulnerability analysis (AVA\_VAN) (chapter 16.1)

#### "Objectives

Vulnerability analysis is an assessment to determine whether potential vulnerabilities identified, during the evaluation of the development and anticipated operation of the TOE or by other methods (e.g. by flaw hypotheses or quantitative or statistical analysis of the security behaviour of the underlying security mechanisms), could allow attackers to violate the SFRs.

Vulnerability analysis deals with the threats that an attacker will be able to discover flaws that will allow unauthorised access to data and functionality, allow the ability to interfere with or alter the TSF, or interfere with the authorised capabilities of other users."

This page is intentionally left blank

#### **D** Annexes

#### List of annexes of this certification report

Annex A: Security Target provided within a separate document.

Annex B: Evaluation results regarding development

and production environment

This page is intentionally left blank.

#### Annex B of Certification Report BSI-DSZ-CC-0842-2013

# Evaluation results regarding development and production environment



The IT product NXP Secure Smart Card Controller P60D024/016/012MVB including IC Dedicated Software with MIFARE Plus MF1PLUSx0 (Target of Evaluation, TOE) has been evaluated at an approved evaluation facility using the Common Methodology for IT Security Evaluation (CEM), Version 3.1 extended by advice of the Certification Body for components beyond EAL 5 and guidance specific for the technology of the product for conformance to the Common Criteria for IT Security Evaluation (CC), Version 3.1.

As a result of the TOE certification, dated 6 May 2013, the following results regarding the development and production environment apply. The Common Criteria assurance requirements ALC – Life cycle support (ALC\_CMC.4, ALC\_CMS.5, ALC\_DEL.1, ALC\_DVS.2, ALC\_LCD.1 and ALC\_TAT.2)

are fulfilled for the development and production sites of the TOE listed below:

| Development site                                                                                                     | Task within the evaluation                 |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--|--|--|--|
| NXP Semiconductors Hamburg<br>Business Unit Identification (BU ID)<br>Stresemannallee 101<br>2569 Hamburg<br>Germany | Development, Delivery and customer support |  |  |  |  |
| NXP Semiconductors<br>Interleuvenlaan 80<br>B-3001 Leuven<br>Belgium                                                 | Development support                        |  |  |  |  |
| TSMC, Fab 2 and 5<br>No. 121 Park Ave. III<br>Hsinchu Science Park<br>Hsinchu, Taiwan 300, R.O.C.                    | Mask data preparation                      |  |  |  |  |
| TSMC, Fab 7<br>No. 6, Creation Rd. II<br>Hsinchu Science Park<br>Hsinchu, Taiwan 300, R.O.C.                         | Mask data preparation                      |  |  |  |  |
| TSMC, Fab 6 and Fab 14<br>No. 1, Nan-Ke North Rd.<br>Tainan Science Park<br>Tainan, Taiwan 741, R.O.C.               | Mask and wafer production                  |  |  |  |  |
| Chipbond Technology Corporation<br>No. 3, Li-Hsin Rd. V                                                              | Bumping                                    |  |  |  |  |

| Development site                                                                                                                                     | Task within the evaluation                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Science Based Industrial Park<br>Hsin-Chu City<br>Taiwan, R.O.C.                                                                                     |                                             |
| NXP Semiconductors GmbH Hamburg<br>Test Center Europe - Hamburg (TCE-H)<br>Stresemannallee 101<br>22569 Hamburg<br>Germany                           | Test Center and configuration of the Fabkey |
| Assembly Plant Bangkok<br>303 Moo 3 Chaengwattana Rd.<br>Laksi, Bangkok 10210<br>Thailand                                                            | Test Center, Delivery and Module assembly   |
| Assembly Plant Kaohsiung<br>NXP Semiconductors Taiwan Ltd<br>#10, Jing 5th Road, N.E.P.Z, Kaohsiung 81170<br>Taiwan, R.O.C                           | Test Center and Module assembly             |
| SMARTRAC Technology Ltd. Bangkok<br>Street: 142 Moo, Hi-Tech Industrial Estate<br>Tambon Ban Laean, Amphor Bang-Pa-In<br>13160 Ayutthaya<br>Thailand | Inlay assembly                              |
| SMARTRAC TECHNOLOGY GERMANY GmbH<br>Gewerbeparkstr. 10<br>51580 Reichshof-Wehnrath<br>Germany                                                        | Inlay assembly                              |
| HID Global Teoranta Paic Tionscail na Tulaigh Balle na hAbhann Co. Galway Ireland                                                                    | Inlay assembly                              |
| NXP Semiconductors Austria GmbH Styria<br>Business Unit Identification (BU ID)<br>Mikron-Weg 1<br>8108 Gratkorn<br>Austria                           | Document control                            |
| NedCard B.V.<br>Bijsterhuizen 25-29<br>6604 LM Wijchen<br>The Netherlands                                                                            | Module assembly                             |

For the sites listed above, the requirements have been specifically applied in accordance with the Security Target [6]. The evaluators verified, that the threats, security objectives and requirements for the TOE life cycle phases up to delivery (as stated in the Security Target [6] and [8]) are fulfilled by the procedures of these sites.

This page is intentionally left blank.