

# **Public**

# Infineon Technologies AG Chipcard and Security ICs Evaluation Documentation

SLE66CL180PE m1585-e12 SLE66CL180PEM m1584-e12 m1586-e12 SLE66CL180PES SLE66CL81PE m1594-e12 SLE66CL81PEM m1595-e12 SLE66CL80PE m1591-e12 **SLE66CL80PEM** m1592-e12 SLE66CL80PES m1593-e12 SLE66CL41PE m1583-e12

# **Security Target**

Version 1.2

Date 2007-02-20

Author Hans-Ulrich Buchmüller

Filename: SecurityTarget\_SLE66CL180\_81\_80\_41PEx\_1.2\_03



# **REVISION HISTORY**

| 2007-01-09 | Initial Version             |
|------------|-----------------------------|
| 2007-02-05 | Complements in memory table |
| 2007-02-20 | STS version update          |

# **TABLE OF CONTENTS**

| 1 | INTRODUCTION                                                       | 5  |
|---|--------------------------------------------------------------------|----|
|   | 1.1 SECURITY TARGET IDENTIFICATION                                 | 5  |
|   | 1.2 SECURITY TARGET OVERVIEW                                       |    |
|   | 1.3 CC CONFORMANCE                                                 |    |
| 2 | DESCRIPTION OF THE TARGET OF EVALUATION (TOE)                      | 9  |
|   | 2.1 PRODUCT TYPE                                                   | 9  |
|   | 2.2 Scope of the TOE                                               |    |
|   | 2.2.1 Hardware of the TOE                                          |    |
|   | 2.2.2 Firmware and software of the TOE                             |    |
|   | 2.2.3 Guidance documentation                                       |    |
|   | 2.2.4 Forms of delivery                                            |    |
| _ |                                                                    |    |
| 3 |                                                                    |    |
|   | 3.1 DEFINITION OF ASSETS                                           |    |
|   | 3.2 ASSUMPTIONS                                                    |    |
|   | 3.3 THREATS                                                        |    |
|   | 3.4.1 Augmented organisational security policy                     |    |
| 4 |                                                                    |    |
| 4 |                                                                    |    |
|   | 4.1 SECURITY OBJECTIVES FOR THE TOE                                | -  |
|   | 4.2.1 Clarification of "Usage of Hardware Platform (OE.Plat-Appl)" |    |
|   | 4.2.2 Clarification of "Treatment of User Data (OE.Resp-Appl)"     |    |
| 5 | IT SECURITY REQUIREMENTS                                           | 22 |
|   | 5.1 TOE SECURITY REQUIREMENTS                                      | 22 |
|   | 5.1.1 TOE security functional requirements                         |    |
|   | 5.1.2 TOE security assurance requirements                          |    |
|   | 5.1.3 Refinements                                                  |    |
|   | 5.2 SECURITY REQUIREMENTS FOR THE ENVIRONMENT                      |    |
|   | 5.2.1 Security requirements for the IT Environment                 |    |
|   | 5.2.2 Security Requirements for the Non-IT-Environment             | 32 |
| 6 | TOE SUMMARY SPECIFICATION                                          | 34 |
|   | 6.1 SEF1: OPERATING STATE CHECKING                                 | 34 |
|   | 6.2 SEF2: PHASE MANAGEMENT WITH TEST MODE LOCK-OUT                 |    |
|   | 6.3 SEF3: PROTECTION AGAINST SNOOPING                              |    |
|   | 6.4 SEF4: DATA ENCRYPTION AND DATA DISGUISING                      |    |
|   | 6.5 SEF5: RANDOM NUMBER GENERATION                                 |    |
|   | 6.7 SEF7: NOTIFICATION OF PHYSICAL ATTACK                          |    |
|   | 6.8 SEF8: Memory Management Unit (MMU)                             |    |
|   | 6.9 SEF9: CRYPTOGRAPHIC SUPPORT                                    | 37 |
|   | 6.10 Mapping of Security Functional Requirements                   |    |
|   | 6.11 Assurance Measures                                            | 38 |
|   |                                                                    |    |





| 7                | PP (                                    | CLAIMS                                                                                   | . 40 |
|------------------|-----------------------------------------|------------------------------------------------------------------------------------------|------|
|                  | 7.1                                     |                                                                                          |      |
|                  | • • • • • • • • • • • • • • • • • • • • |                                                                                          |      |
|                  | 7.3                                     |                                                                                          |      |
| 8                | RAT                                     | TONAL                                                                                    | . 41 |
|                  | 8.1                                     |                                                                                          |      |
|                  | _                                       |                                                                                          |      |
|                  | 8.2.                                    | 2 Dependencies of security functional requirements                                       | . 45 |
|                  |                                         |                                                                                          |      |
| 9                |                                         |                                                                                          |      |
|                  | 9.1                                     | DOCUMENTS AND USER GUIDANCE                                                              | . 48 |
|                  | 9.2                                     |                                                                                          |      |
|                  | 9.3<br>9.4                              |                                                                                          |      |
| 10               | ) D                                     | EFINITION OF THE SECURITY FUNCTIONAL COMPONENT FPT_TST.2                                 | . 52 |
|                  |                                         |                                                                                          |      |
| L                | ist of                                  | figures:                                                                                 |      |
| 7.2 PP PALIORING |                                         | 12                                                                                       |      |
|                  |                                         |                                                                                          |      |
| L                | ist of                                  | tables:                                                                                  |      |
| T                | able 1:                                 | CC Identification                                                                        | 5    |
| T                | able 2:                                 | Products of the TOE                                                                      | 6    |
| T                | able 3:                                 | Firmware and Software Versions.                                                          | 7    |
| Т                | able 4:                                 | Memory Organization of the TOE                                                           | 11   |
| Т                | able 5:                                 | Communication Interfaces                                                                 | 14   |
| Т                | able 6:                                 | Production site in chip identification                                                   | 16   |
| Т                | able 7:                                 | Threats to Smartcards according to the Protection Profile                                | 18   |
| Т                | able 8:                                 | Objectives for Smartcards according to the Protection Profile                            | 20   |
| Т                | able 9:                                 | Additional objectives due to TOE specific functions and augmentations                    | 20   |
| Т                | able 10                                 | ): Security objectives for the environment                                               | 20   |
| Т                | able 1                                  | : Security functional requirements defined in Smartcard IC Platform Protection Profile . | 22   |
| Т                | able 12                                 | 2: Augmented security functional requirements                                            | 22   |
| Т                | able 13                                 | 3: Assurance components                                                                  | 28   |
| Т                | able 14                                 | 4: Mapping of SFR and SEF                                                                | 37   |
| T                | able 15                                 | 5: Assurance measures                                                                    | 38   |
| Т                | able 16                                 | S: Security Objective Rational                                                           | 41   |
| T                | able 17                                 | 7: Rational for cryptographic operation requirement                                      | 42   |
| T                | able 18                                 | 3: Rational for subset TOE security testing requirement                                  | 43   |
| T                | able 19                                 | 2: Rational for Memory Access Control Policy requirement                                 | 44   |
|                  |                                         |                                                                                          |      |



| IIIIIIeoii                                                       | Security Target |
|------------------------------------------------------------------|-----------------|
|                                                                  | _               |
| Table 20: Rational for integrity check requirement               | 44              |
| Table 21: Rational for integrity check requirement               | 45              |
| Table 22: Dependency for cryptographic operation requirement     | 45              |
| Fable 23: Dependency for subset TOE security testing requirement | 45              |



# 1 Introduction

## 1.1 Security Target Identification

The Security Target has the revision 1.2 and is dated 2007-02-20.

The Security Target is based on the Protection Profile "Smartcard IC Platform Protection Profile".

The Protection Profile is built with Common Criteria V2.1, and the Security Target is built with Common Criteria V2.3. The ST takes into account all relevant current final interpretations and applicable changes from V2.1 to V2.3.

|                                                                   | Version number | Date           | Registration     |
|-------------------------------------------------------------------|----------------|----------------|------------------|
| Smartcard IC Platform Protection Profile                          | 1.0            | July 2001      | BSI-PP-0002      |
| Common Criteria for Information<br>Technology Security Evaluation | 2.3            | August<br>2005 |                  |
| Part 1: Introduction and general model,                           |                |                | CCMB-2005-08-001 |
| Part 2: Security functional requirements,                         |                |                | CCMB-2005-08-002 |
| Part 3: Security Assurance Requirements,                          |                |                | CCMB-2005-08-003 |

Table 1: CC Identification

# 1.2 Security Target Overview

The Target of Evaluation (TOE) comprises nine products in unified channel programming (UCP) technology. UCP stands for an improved way of programming the EEPROM. Using UCP technology provides major benefits:

- Much faster block wise programming of the flash EEPROM
- · The use of much less chip area
- The ability to integrate much larger memory sizes.

The TOE in question and its contact-based PE-family forerunners are based on the highly secure platform of the SLE66CX322P and have seen – apart from the optimization of the EEPROM – a high number of improvements concerning functionality, stability and security. But also the basis platform SLE66CX322P has successfully achieved the EAL5 augmented certificate by the BSI internal process BSI-DSZ-CC-0266-2005.

The concept of the contactless PE derivates is further steps ahead of the contact based derivates of the PE-family and is an enhanced port of the well established, proven and successfully EAL5+certified contact-based products SLE66CX680PE / m1534-a13 and of the SLE66CX360PE / m1536-a13. Both forerunner products have already been successfully certified in the BSI internal process BSI-DSZ-CC-0322-2005.

This TOE, comprising the group of derivates listed on the title page, is principally based on the same hardware as the first contactless PE-derivate group comprising the derivates with the 80 kByte and 36 kByte EEPROM which have successfully passed the EAL5+ evaluation as well. This was the BSI internal process BSI-DSZ-CC-0399-2006.

All contactless derivates of the PE-family with the RF-interface have been improved again in terms of functionality, stability and security, compared to the contact based forerunners. With



these improvements this TOE is even more prepared to master the security challenges of the future.

The TOE comprises smart card ICs (Security Controllers) meeting the highest requirements in terms of performance and security. They are manufactured by Infineon Technologies AG in a 0.22 µm CMOS technology. This TOE is intended to be used in smart cards for particularly security-relevant applications.

In order to simplify the readability of this and further documents the appendix of the "x" stands for the different interface configurations available and depicted in the further. Basically, the nine derivates differ only in their EEPROM size and the interface configuration available to the user. The EEPROM sizes available are 18 kByte, 8 kBytes and 4 kByte.

If the nomination is "TOE" only, all nine product derivates are the subject referred to.

#### **Product Identification**

All nine products are identically from hardware perspective and produced with the same masks with the exception of the first metal mask (called M1 mask) which contains the derivate specific information (e.g. development code, design step, memory size). Each derivate can be clearly identified by functional means of the different chip idents (Chip Type) which are listed in the following table.

The Target of Evaluation (TOE) comprises the following nine products:

| Product Name          | Development<br>Code | Design<br>Version | Chip Type |
|-----------------------|---------------------|-------------------|-----------|
| SLE66CL180PE / m1585  | M1585               | e12               | В3        |
| SLE66CL180PEM / m1584 | M1584               | e12               | B4        |
| SLE66CL180PES / m1586 | M1586               | e12               | B5        |
| SLE66CL81PE / m1594   | M1594               | e12               | B1        |
| SLE66CL81PEM / m1595  | M1595               | e12               | B2        |
| SLE66CL80PE / m1591   | M1591               | e12               | A7        |
| SLE66CL80PEM / m1592  | M1592               | e12               | A3        |
| SLE66CL80PES / m1593  | M1593               | e12               | В0        |
| SLE66CL41PE /m1583    | M1583               | e12               | AF        |

Table 2: Products of the TOE

In this TOE, software is not included, but the TOE contains firmware which is a RMS library in the ROM providing some functionality via an API to the Smartcard Embedded Software and the STS firmware for test purposes (see chapter 2.2.2). The STS is implemented in a separated Test-ROM.

The following libraries are implemented together with the Smartcard Embedded Software in the User-ROM mask. All other Smartcard Embedded Software does not belong to the TOE and is not subject of the evaluation.



Table 3: Firmware and Software Versions

| Туре        | Name        | Version Number |  |  |  |  |
|-------------|-------------|----------------|--|--|--|--|
| Firmware    | RMS library | RMS_E V06      |  |  |  |  |
| T IIII Wale | STS         | V57.08.07      |  |  |  |  |

The main security features implemented in the TOE are:

- A SAB 8051 compatible instruction set and some additional powerful instructions needed for smart card applications
- Data encryption according to single-DES and 3DES standard (single DES is out of scope of the evaluation)
- Advanced security sensors and physical countermeasures (e.g. shielding, temperature sensor, voltage sensors, filters)
- True random number generation (AIS31 compliant)
- Control of access rights to the memory by the memory management unit (MMU)
- Automatic error detection/correction of the NVM content (EDC, ECC)
- Data encryption for all CPU external memories by the integrated Memory Encryption and Decryption (MED)
- Encryption of the data transported over the bus to and from the security sensitive SFRs
- Countermeasures against SPA, DPA, EMA, and DFA attacks.

In this security target the TOE (target of evaluation) is described and a summary specification is given. The security environment of the TOE during its different phases of the lifecycle is defined. The assets are identified which have to be protected through the security policy. The threats against these assets are described. The security objectives as the objectives of the security policy are defined as well as the security requirements. The requirements are built up of the security functional requirements as part of the security policy and the security assurance requirements as the steps during the evaluation and certification to show the TOE meets its requirements. The functionality of the TOE to meet the requirements is described.

The assets, threats, security objectives and the security functional requirements are defined in the Smartcard IC Platform Protection Profile and are referenced here. These requirements build up a minimal standard common for all Smartcards.

The security enforcing functions are defined here in the security target as property of this specific TOE. Here it is shown how this specific TOE fulfils the requirements for the standard defined in the Protection Profile.

#### 1.3 CC Conformance

The security target is Common Criteria V2.3 part 2 (CCMB-2005-08-002) extended, part 3 conformant CCMB-2005-08-003) and conformant to the Smartcard IC Platform Protection Profile. The assurance level is EAL5 augmented (EAL5+) with components ALC\_DVS.2, AVA\_MSU.3 and AVA\_VLA.4.





The security requirements of the TOE according to the Smartcard IC Platform Protection Profile are listed in Table 11. The augmented security functional requirements (see Table 12) are listed and described in section 5.1.

V1.2 Date: 2007-02-20 Page: 8/52



# 2 Description of the Target of Evaluation (TOE)

The TOE description helps to understand the specific security environment and the security policy. In this context the assets, threats, security objectives and security functional requirements can be employed. The following is a more detailed description of the TOE than in the Smartcard IC Platform Protection Profile as it belongs to the specific TOE.

# 2.1 Product Type

The Target of Evaluation (TOE), is a smart card IC (Security Controller) meeting the highest requirements in terms of performance and security. They are manufactured by Infineon Technologies AG in a 0.22 µm CMOS technology. The ICs are intended to be used in smart cards for particularly security-relevant applications. That is based on its previous use as developing platform for smart card operating systems according to the lifecycle model (in Smartcard IC Platform Protection Profile).

The term Smartcard Embedded Software is used in the following for all operating systems and applications stored and executed on the TOE. The TOE is the platform for the Smartcard Embedded Software. The Smartcard Embedded Software itself is not part of the TOE.

The ICs consists of a dedicated non standard microprocessor (CPU) with a MMU (Memory Management Unit), several different memories, security logic, a timer, an interrupt-controlled I/O interface, a AIS31 compatible RNG (Random Number Generator), and a checksum module (CRC module) and further components are integrated on the chip too. The TOE's block diagram is shown in Figure 1.

The CPU in all variants is equal and is compatible with the SAB 8051 instruction set and is 6 times faster than the standard processor. It provides additional powerful instructions for smart card applications. The TOE thus meets the requirements of the new generation of operating systems.

Besides the various interfaces options the functional differences present are the available EEPROM sizes only. The EEPROM implemented is the same in all derivates of the TOE but blocked to the size required and depicted in the memory organization table; see Table 4.

The CPU accesses the memory via the integrated Memory Encryption and Decryption unit (MED). The access rights of the application to the memories can be controlled with the memory management unit (MMU). Errors in the NVM are automatically detected and corrected by the EDC and ECC unit. Security, sleep mode and interrupt logic as well as the RNG are specially designed for smart card applications. The sleep mode logic (clock stop mode per ISO/IEC 7816-3) is used to reduce the overall power consumption. The timer permits easy implementation of communication protocols such as T=1 and all other time-critical operations. The UART-controlled I/O interface allows the smart card controller and the terminal interface to be operated independently in terms of timing. The virtual PLL (VPLL) unit allows operating all variants with a multiplication factor over the external clock signal or free running with maximum frequency. The RNG does not supply a pseudorandom number sequence, but instead produces genuine random numbers under all conditions. The checksum module allows simple calculation of checksums per ISO 3309 (16 bit CRC).

The module implemented for cryptographic operations is the Cryptographic Unit (DDES) for Dual Key DES calculations. This module is especially designed for chip-card applications with respect to the security and power consumption. The DDC module computes the complete DES algorithm within a few clock cycles and is especially designed to counter attacks like DPA or EMA.

The TOE includes also functionality to calculate single DES operations, but part of the evaluation is the triple-DES operation only.

|  | V1.2 | Date: 2007-02-20 | Page: 9/52 |  |
|--|------|------------------|------------|--|
|--|------|------------------|------------|--|



The software (firmware) required for chip operation consists of routines for programming the EEPROM from application programs and for online testing of the security enforcing functions. These routines are stored in a reserved ROM area. In addition, the chip initialisation routine with security checks and identification mode as well as test routines for production testing are located in a separate test ROM area.

In comparison with the P- family a new feature has been implemented in the PE-family described as Extended Configuration component CFG\_EXT. This CFG\_EXT component includes the extended SFR registers now being used for the general purposes and chip configuration. These registers are partly implemented as so called HWBITS.

HWBITS were introduced in order to be able to exchange the default settings of configuration registers to block certain modules or memory areas for so called blocked derivatives of the design. To achieve this, the configuration SFRs are not longer exclusively implemented as programmable registers being written in STS mode and then locked. The HWBITS used as extended SFR are hard-wired on the silicon now. This is implemented by special HWBIT0/HWBIT1 library cells in the semi-custom part (HardWiredBits). These cells are identified during the generation of the design data and replaced by appropriate HWBIT0 and HWBIT1 cells.

The generation of these hardware bits is possible only once when creating a new blocked version of the design. The overview given in Figure 1: Block diagram of the TOE, does not show these individual cells since they are used from various components and distributed over the entire chip. Therefore they can not be assigned to a certain component.

The TOE offers a new, improved standard of integrated security features, thereby meeting the requirements of all smart card applications with contact-based and contactless interface such as information integrity, access control, mobile telephone, as well as uses in electronic funds transfer and healthcare systems.

To sum up, the TOE is a powerful smart card IC with a large amount of memory and special peripheral devices with both improved performance and optimised power consumption at minimal chip size. It therefore constitutes the basis for future smart card applications.



Table 4: Memory Organization of the TOE

|               | Dev.  | Design | Chip<br>Type | XRAM                   | XRAM                 | ROM Modul              | Total ROM | Test ROM | User ROM | EEPROM                 | EEPROM         | IRAM   | Map-RAM               | PROM   |
|---------------|-------|--------|--------------|------------------------|----------------------|------------------------|-----------|----------|----------|------------------------|----------------|--------|-----------------------|--------|
| Product Name  | Code  | Vers.  | hex          | implemented<br>[kByte] | available<br>[kByte] | implemented<br>[kByte] |           |          |          | implemented<br>[kByte] | _              | [Byte] | e.g. 1088x6<br>[Bits] | [Bits] |
|               |       |        |              |                        |                      |                        |           |          |          |                        | • •            |        |                       | •      |
| SLE66CL180PE  | M1585 | E12    | В3           | 2                      | 2                    | 108                    | 108       | 16       | 92       | 18                     | 18             | 256    | 288x6                 | 128    |
| SLE66CL180PEM | M1584 | E12    | B4           | 2                      | 2                    | 108                    | 108       | 20       | 88       | 18                     | 16 + 1k Mifare | 256    | 288x6                 | 128    |
| SLE66CL180PES | M1586 | E12    | B5           | 2                      | 2                    | 108                    | 108       | 16       | 92       | 18                     | 18             | 256    | 288x6                 | 128    |
|               |       |        |              |                        |                      |                        |           |          |          |                        |                |        |                       |        |
| SLE66CL81PE   | M1594 | E12    | B1           | 2                      | 2                    | 108                    | 108       | 16       | 92       | 18                     | 8              | 256    | 288x6                 | 128    |
| SLE66CL81PEM  | M1595 | E12    | B2           | 2                      | 2                    | 108                    | 108       | 20       | 88       | 18                     | 8 + 1k Mifare  | 256    | 288x6                 | 128    |
|               |       |        |              |                        |                      |                        |           |          |          |                        |                |        |                       |        |
| SLE66CL80PE   | M1591 | E12    | A7           | 2                      | 2                    | 108                    | 108       | 16       | 92       | 18                     | 8              | 256    | 288x6                 | 128    |
| SLE66CL80PEM  | M1592 | E12    | А3           | 2                      | 2                    | 108                    | 108       | 20       | 88       | 18                     | 8 + 1k Mifare  | 256    | 288x6                 | 128    |
| SLE66CL80PES  | M1593 | E12    | B0           | 2                      | 2                    | 108                    | 108       | 16       | 92       | 18                     | 8              | 256    | 288x6                 | 128    |
|               |       |        | •            |                        |                      |                        |           |          |          |                        |                |        |                       |        |
| SLE66CL41PE   | M1583 | E12    | AF           | 2                      | 2                    | 108                    | 108       | 16       | 92       | 18                     | 4              | 256    | 288x6                 | 128    |

Note that memory reservations can only be done in 2 kByte slices. Therefore 1 kByte remains unused for the SLE66CL180PEM as the Mifare section is only 1 kByte. As the implemented EEPROM is 18 kBytes the user EERPOM available results in 16 kBytes for the SLE66CL180PEM.

| V1.2 | Date: | 2007-02-20 | Page: | 11/52 |
|------|-------|------------|-------|-------|





Figure 1: Block diagram of the TOE

## 2.2 Scope of the TOE

The TOE comprises the *hardware* of nine smart card security controllers as listed above. All nine products and the associated *firmware* required for operation are manufactured by Infineon Technologies AG. In the following description and in the other evaluation documents, the term "manufacturer" is short for Infineon Technologies AG, the manufacturer of the TOE.

The Smartcard Embedded Software is not part of the TOE.

#### 2.2.1 Hardware of the TOE

The hardware part of the TOE as defined in the Smartcard IC Platform Protection Profile comprises:

- Security logic (SEC)
- Microcontroller type ECO 2000 (CPU) with the subcomponents memory encryption and decryption unit (MED), memory management unit (MMU) and 256 bytes of internal RAM (IRAM)
- Memory Control Unit (MCU) with FCURSE distributes the data to and from memory components while the FCURSE provides camouflage access operations
- External memory comprising RAM (XRAM), ROM including the routines for the chip management (RMS), test ROM containing the test routines (STS) and the Non Volatile

|  | V1.2 | Date: 2007-02-20 | Page: 12/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



Memory (EEPROM) with error detection (EDC) and error correction (ECC). The MapRAM holds the administrative information of all pages of a sector which allows for a consistent mapping of logical to physical pages. Please refer to Table 4 for the memory sizes by derivate.

- True random number generator (RNG)
- Checksum module (CRC)
- Interrupt module (INT)
- The RF interface (radio frequency power and signal interface) enables contactless communication between a PICC (proximity integrated chip card, PICC) and a PCD reader/writer (proximity coupling device, PCD). The power supply and data are received by an antenna which consists of a coil with a few turns directly connected to the IC.
- Input Logic (INP)
- Timer (TIM)
- Address and data bus (ADBUS)
- SFR bus (SBUS)
- Memory bus (MBUS)
- DES accelerator (DDC), used for fast calculations of the DES algorithm
- Extended configuration (CFG\_EXT), extended SFR registers for general purposes and chip configuration

#### 2.2.2 Firmware and software of the TOE

The entire firmware of the IC consists of two different parts:

The one is the RMS routines for EEPROM programming, security functions test, and random number online testing (Resource Management System, IC Dedicated Support Software in Smartcard IC Platform Protection Profile), additionally the RMS routines for the SLE66CLXxxxPEM derivatives which support the Mifare® protocol. The RMS routines are stored from Infineon Technologies AG in a reserved area of the ROM.

The given RMS version consists of two hex-files. The first contains the standard RMS functions and the second the dedicated Mifare routines. During compilation it is distinguished between the two hex files dependent whether Mifare is present or not. The user interface is identically in both cases and subsequently the Mifare routines can be called in each of the derivates. In case Mifare routines are called in derivates without Mifare a dedicated error code is returned and in case of the Mifare derivate the according function is performed.

The other is the STS consisting of test and initialization routines (Self Test Software, IC Dedicated Test Software). The STS routines are stored in the especially protected test ROM and are not accessible for the user software.

The above demarcations of the TOE result in the interfaces described below.

#### 2.2.2.1 Interfaces of the TOE

- The physical interface of the TOE to the external environment is the entire surface of the IC.
- The electrical interface of the TOE to the external environment is constituted by the pads of the chip, particularly the contacted RES, I/O, CLK lines and supply lines VCC and GND, as well as by the contactless RF interface.

| V1 2 | Date: | 2007-02-20 | Page: | 13/52 |
|------|-------|------------|-------|-------|



The RF interface (radio frequency power and signal interface) enables contactless communication between a PICC (proximity integration chip card, PICC) and a PCD reader/writer (proximity coupling device, PCD), for details on the interfaces see Table 5. The power supply and data are received by an antenna which consists of a coil with a few turns directly connected to the IC.

Three radio interface protocols are available:

- The derivates without extension communicate with the contact-based interface according to ISO 7816/ETSI/EMV and with the contactless interface according to ISO 14443 type A and type B protocols
- o The derivates with the extended "M" are used for the Mifare® contactless interface protocol and related memory management (classic 1k emulation), but can communicate also via ISO 14443 type A and type B protocol and contact based via ISO 7816.
- The "S" derivates uses an interface protocol as described in the ISO 18092 passive mode standard, but communication via ISO 14443 type A&B and contact based via ISO 7816 is also possible.
- o Different anti-collision procedures can be implemented in software supported by on-chip hardware (e.g 16-bit timer, bitgrid logic).
- Communication Interfaces: The differences in the contactless interface area are responsible for the different naming extensions "M", "S" or coming without extension. The derivates without extension communicate with the contact-based interface according to ISO 7816/ETSI/EMV and with the contactless interface according to ISO 14443 type A and type B. The extended "M" is used for the Mifare® contactless interface protocol and related memory management (classic 1k emulation), whereas the "S" nominates the derivates with the ISO 18092 passive mode.

For clear identification and interface type assignment please find following table:

Contact-Contactless based Passive mode ISO 14443 ISO 18092 Name **ISO 7816 Mifare®** SLE66CL180PE / m1585 Yes Yes No No SLE66CL180PEM / m1584 Yes Yes Yes No SLE66CL180PES / m1586 Yes Yes No Yes SLE66CL81PE / m1594 Nο Yes No Nο SLE66CL81PEM / m1595 Yes No Yes No SLE66CL80PE / m1591 Yes Yes No No SLE66CL80PEM / m1592 Yes Yes Yes Nο SLE66CL80PES / m1593 Yes Yes No Yes SLE66CL41PE / m1583 No Yes No No

Table 5: Communication Interfaces

The extension "M" in the product name denotes the "Mifare®"-Interface. and "S" the ISO 18092 passive mode. If the product name is neither including extension "M" nor "S", it has the ISO14443 and the ISO7816 interfaces active only.

The data-oriented I/O interface to the TOE is formed by the I/O pad.

| I   V | V1.2 | Date: 2007-02-20 | Page: 14/52 |
|-------|------|------------------|-------------|
|-------|------|------------------|-------------|



- The interface to the firmware is constituted by special registers used for hardware configuration and control (Special Function Registers, SFR).
- The interface of the TOE to the operating system is constituted on the one hand by the RMS routine calls and on the other by the instruction set of the TOE.
- The interface of the TOE to the test routines is formed by the STS test routine call, i.e. entry to test mode (STS-TM entry)

#### 2.2.3 Guidance documentation

The guidance documentation consists of the [Databook] (and additional errata sheets) which contains the description of all interfaces of the software to the hardware relevant for programming the TOE.

In addition programming examples for more specific topics like secure use of cryptography are documented in form of application notes. The application notes are part of the development kit provided to the software developer. The monthly updated list of application notes is provided from Infineon Technologies AG [Status].

Finally the certification report will contain an overview of the recommendations to the software developer regarding the secure use of the platforms of the TOE. These recommendations are also included in the ordinary documentation.

The list of guidance documentation is given in Annex 9.1.

## 2.2.4 Forms of delivery

The TOE can be delivered in form of complete modules (with and without inlay antenna) or in form of plain wafers. The delivery can therefore be at the end of phase 3 or at the end of phase 4 according to the Smartcard IC Platform Protection Profile. Nevertheless in both cases the TOE is finished and the extended test features are removed. In this document are always both cases mentioned to avoid incorrectness but from the security policy point of view the two cases are identical.

The delivery to the software developer (phase 2 -> phase 1) contains the development package which is delivered in form of documentation as described above, data carriers, containing the tools and emulators, as development and debugging tool.

|  | V1.2 | Date: 2007-02-20 | Page: 15/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



#### 2.2.5 Production sites

The TOE can be produced (semiconductor production) in the production site listed below (listed in Table 6).

The chip layout is not changed between sites and also the production testing does not differ. To distinguish different production sites the chip production site code number is coded as shown in Table 6. As there is only one site producing the silicon die, there is also only one according unique chip identification number available

The exact coding of the chip identification data is described in [Databook] section 7.9.

Table 6: Production site in chip identification

| Production<br>Site | Sales name         | Design step | Production site code<br>(upper nibble of<br>address 08000AH, hex<br>format) |
|--------------------|--------------------|-------------|-----------------------------------------------------------------------------|
| Altis, France      | All nine derivates | All e12     | 05 <sub>H</sub>                                                             |

V1.2 Date: 2007-02-20 Page: 16/52



# **3 TOE Security Environment**

For this chapter the Smartcard IC Platform Protection Profile can be applied completely. A summary is given in the following.

#### 3.1 Definition of Assets

The primary assets concern the User Data which includes the data as well as program code (Smartcard Embedded Software). This asset has to be protected while being executed and on the other hand when the TOE is not in operation. This leads to the three primary assets

- User Data
- Smartcard Embedded Software
- TOE's correct operation

The specific functions of the TOE introduce additional assets.

• the random numbers generated by the TOE

The class of secondary assets consists of the following.

- logical design data,
- physical design data,
- IC Dedicated Software, Initialisation Data and Pre-personalisation Data, TSF data
- specific development aids,
- test and characterisation related data.
- material for software development support, and
- photo masks and products in any form

For details see Smartcard IC Platform Protection Profile section 3.1.

## 3.2 Assumptions

The assumptions defined in the Smartcard IC Platform Protection Profile concern the phases where the TOE has left the chip manufacturer.

A.Process-Card Protection during Packaging, Finishing and Personalisation

A.Plat-Appl Usage of Hardware Platform

A.Resp-Appl Treatment of User Data

|  | V1.2 | Date: | 2007-02-20 | Page: | 17/52 |
|--|------|-------|------------|-------|-------|
|--|------|-------|------------|-------|-------|



The support of cipher schemas needs to make a additional assumption.

The developer of the Smartcard Embedded Software must ensure the appropriate "Usage of Keydependent Functions (A.Key-Function)" while developing this software in Phase 1 as specified below.

A.Key-Function Usage of Key-dependent Functions

Key-dependent functions (if any) shall be implemented in the Smartcard Embedded Software in a way that they are not susceptible to leakage attacks (as described under T.Leak-Inherent and T.Leak-Forced).

Note that here the routines which may compromise keys when being executed are part of the Smartcard Embedded Software. In contrast to this the threats T.Leak-Inherent and T.Leak-Forced address (i) the cryptographic routines which are part of the TOE and (ii) the processing of User Data including cryptographic keys.

For details see Smartcard IC Platform Protection Profile section 3.2.

#### 3.3 Threats

The threats are directed against the assets. The threat is a general description of "What one wants to do" and might contain several specific attacks ("How one wants to do it"). The more detailed description of specific attacks is given later on in the process of evaluation and certification. An overview on attacks is given in Smartcard IC Platform Protection Profile.

Table 7: Threats to Smartcards according to the Protection Profile

| T.Phys-Manipulation | Physical Manipulation                   |
|---------------------|-----------------------------------------|
| T.Phys-Probing      | Physical Probing                        |
| T.Malfunction       | Malfunction due to Environmental Stress |
| T.Leak-Inherent     | Inherent Information Leakage            |
| T.Leak-Forced       | Forced Information Leakage              |
| T.Abuse-Func        | Abuse of Functionality                  |
| T.RND               | Deficiency of Random Numbers            |

For details see Smartcard IC Platform Protection Profile section 3.2.

| I VI | V1.2 Date: | 2007-02-20 | Page: | 18/52 |
|------|------------|------------|-------|-------|
|------|------------|------------|-------|-------|



# 3.4 Organisational Security Policies

The TOE has to be protected during the first phases of its lifecycle (phases 2 up to TOE delivery)<sup>1</sup>. Later on each variant of the TOE has to protect itself. The organisational security policy covers this aspect.

P.Process-TOE Protection during TOE Development and Production

See Smartcard IC Platform Protection Profile for a detailed description.

Due to the augmentations of the Smartcard IC Platform Protection Profile an additional policy is introduced.

# 3.4.1 Augmented organisational security policy

The TOE provides specific security functionality which can be used by the Smartcard Embedded Software. In the following specific security functionality is listed which is not derived from threats identified for the TOE's environment because it can only be decided in the context of the smartcard application, against which threats the Smartcard Embedded Software will use the specific security functionality.

The IC Developer / Manufacturer must apply the policy "Additional Specific Security Functionality (P.Add-Functions)" as specified below.

P.Add-Functions Additional Specific Security Functionality

The TOE shall provide the following specific security functionality to the Smartcard Embedded Software:

- Area based Memory Access Control
- Triple Data Encryption Standard (3DES)-

<sup>1</sup> The TOE can be delivered either after phase 3 or after phase 4.

V1.2 Date: 2007-02-20 Page: 19/52



# 4 Security objectives

For this chapter the Smartcard IC Platform Protection Profile can be applied completely. Only a short overview is given in the following.

# 4.1 Security objectives for the TOE

See Smartcard IC Platform Protection Profile.

Table 8: Objectives for Smartcards according to the Protection Profile

| O.Phys-Manipulation | Protection against Physical Manipulation                   |
|---------------------|------------------------------------------------------------|
| O.Phys-Probing      | Protection against Physical Probing                        |
| O.Malfunction       | Protection against Malfunction due to Environmental Stress |
| O.Leak-Inherent     | Protection against Inherent Information Leakage            |
| O.Leak-Forced       | Protection against Forced Information Leakage              |
| O.Abuse-Func        | Protection against Abuse of Functionality                  |
| O.Identification    | TOE Identification                                         |
| O.RND               | Random Numbers                                             |

The TOE shall provide "Additional Specific Security Functionality (O.Add-Functions)" as specified below.

O.Add-Functions Additional Specific Security Functionality

The TOE must provide the following specific security functionality to the Smartcard Embedded Software:

- Area based Memory Access Control
- Triple Data Encryption Standard (3DES)

Table 9: Additional objectives due to TOE specific functions and augmentations

| O.Add-Functions | Additional specific security functionality |
|-----------------|--------------------------------------------|
|                 |                                            |

# 4.2 Security objectives for the environment

The detailed description of the environmental security objectives is given in the Smartcard IC Platform Protection Profile. The list of objectives is in Table 10.

Table 10: Security objectives for the environment

| Phase 1 | OE.Plat-Appl | Usage of Hardware Platform |
|---------|--------------|----------------------------|
|---------|--------------|----------------------------|

|  | V1.2 | Date: 2007-02-20 | Page: 20/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



|                                   | OE.Resp-Appl    | Treatment of User Data                                     |
|-----------------------------------|-----------------|------------------------------------------------------------|
| Phase 2 up to TOE delivery        | OE.Process-TOE  | Protection during TOE Development and Production           |
| TOE delivery up to end of phase 6 | OE.Process-Card | Protection during Packaging, Finishing and Personalisation |

# 4.2.1 Clarification of "Usage of Hardware Platform (OE.Plat-Appl)"

Regarding the cryptographic services this objective of the environment has to be clarified. The TOE supports cipher schemes as additional specific security functionality. If required the Smartcard Embedded Software shall use these cryptographic services of the TOE and their interface as specified. When key-dependent functions implemented in the Smartcard Embedded Software are just being executed, the Smartcard Embedded Software must provide protection against disclosure of confidential data (User Data) stored and/or processed in the TOE by using the methods described under "Inherent Information Leakage (T.Leak-Inherent)" and "Forced Information Leakage (T.Leak-Forced)".

Regarding the area based access control this objective of the environment has to be clarified. For the separation of different applications the Smartcard Embedded Software (Operating System) may implement a memory management scheme based upon security mechanisms of the TOE.

# 4.2.2 Clarification of "Treatment of User Data (OE.Resp-Appl)"

Regarding the cryptographic services this objective of the environment has to be clarified. By definition cipher or plain text data and cryptographic keys are User Data. The Smartcard Embedded Software shall treat these data appropriately, use only proper secret keys (chosen from a large key space) as input for the cryptographic function of the TOE and use keys and functions appropriately in order to ensure the strength of cryptographic operation.

This means that keys are treated as confidential as soon as they are generated. The keys must be unique with a very high probability, as well as cryptographically strong. If keys are imported into the TOE and/or derived from other keys, quality and confidentiality must be maintained. This implies that appropriate key management has to be realised in the environment.

Regarding the area based access control this objective of the environment has to be clarified. The treatment of User Data is also required when a multi-application operating system is implemented as part of the Smartcard Embedded Software on the TOE. In this case the multi-application operating system should not disclose security relevant user data of one application to another application when it is processed or stored on the TOE.

| V1.2 | Date: | 2007-02-20 | Page: | 21/52 |
|------|-------|------------|-------|-------|
|------|-------|------------|-------|-------|



# 5 IT security requirements

For this chapter the Smartcard IC Platform Protection Profile can be applied completely.

# 5.1 TOE security requirements

See Smartcard IC Platform Protection Profile.

The following tables provide an overview of the used functional security requirements. Requirements which are not drawn from CC Part 2 are marked in italics.

Table 11: Security functional requirements defined in Smartcard IC Platform Protection Profile

|           | Security Functional Requirement               | Refined in [PP] |
|-----------|-----------------------------------------------|-----------------|
| FRU_FLT.2 | "Limited fault tolerance"                     | Yes             |
| FPT_FLS.1 | "Failure with preservation of secure state"   | Yes             |
| FPT_SEP.1 | "TSF domain separation"                       | Yes             |
| FMT_LIM.1 | "Limited capabilities"                        |                 |
| FMT_LIM.2 | "Limited availability"                        |                 |
| FAU_SAS.1 | "Audit storage"                               |                 |
| FPT_PHP.3 | "Resistance to physical attack"               | Yes             |
| FDP_ITT.1 | "Basic internal transfer protection"          | Yes             |
| FDP_IFC.1 | "Subset information flow control"             |                 |
| FPT_ITT.1 | "Basic internal TSF data transfer protection" | Yes             |
| FCS_RND.1 | "Quality metric for random numbers"           |                 |

Table 12: Augmented security functional requirements

| Security Functional Requirement                         |
|---------------------------------------------------------|
| FPT_TST.2 "Subset TOE security testing"                 |
| FDP_ACC.1 "Subset access control"                       |
| FDP_ACF.1 "Security attribute based access control"     |
| FMT_MSA.3 "Static attribute initialisation"             |
| FMT_MSA.1 "Management of security attributes"           |
| FMT_SMF.1 "Specification of Management functions"       |
| FCS_COP.1 "Cryptographic support"                       |
| FDP_SDI.1 "Stored data integrity monitoring"            |
| FDP_SDI.2 "Stored data integrity monitoring and action" |

V1.2 Date: 2007-02-20 Page: 22/52



## 5.1.1 TOE security functional requirements

The detailed description of the security functional requirements is given in the Smartcard IC Platform Protection Profile. These security functional requirements are listed in Table 11. In the last column it is marked if the requirement is refined in the [PP]. The refinements are also valid for this ST. The additional security functional requirements are listed in Table 12. The necessary assignments are done in section 7.2. The description of the additional security functional requirements is given in the following.

# 5.1.1.1 Subset TOE security testing (FPT\_TST.2)

The security is strongly dependent on the correct operation of the security functions. Therefore, the TOE shall support that particular security functions or mechanisms are tested in the operational phase (Phase 7). The tests can be initiated by the Smartcard Embedded Software and/or by the TOE.

Part 2 of the Common Criteria provides the security functional component "TSF testing (FPT\_TST.1)". The component FPT\_TST.1 provides the ability to test the TSF's correct operation.

For the user it is important to know which security functions or mechanisms can be tested. The functional component FPT\_TST.1 does not mandate to explicitly specify the security functions being tested. In addition, FPT\_TST.1 requires verification of the integrity of TSF data and of the stored TSF executable code which might violate the security policy. Therefore, the security functional component **Subset TOE security testing (FPT\_TST.2)** has been newly created. This component allows that particular parts of the security mechanisms and functions provided by the TOE are tested.

#### FPT\_TST.2

The security functional component Subset TOE security testing (FPT\_TST.2) has been newly created (Common Criteria Part 2 extended). This component allows that particular parts of the security mechanisms and functions provided by the TOE can be tested after TOE Delivery. This security functional component is used instead of the functional component FPT\_TST.1 from Common Criteria Part 2. For the user it is important to know which security functions or mechanisms can be tested. The functional component FPT\_TST.1 does not mandate to explicitly specify the security functions being tested. In addition, FPT\_TST.1 requires verifying the integrity of TSF data and stored TSF executable code which might violate the security policy.

The TOE shall meet the requirement "Subset TOE testing (FPT\_TST.2)" as specified below (Common Criteria Part 2 extended).

FPT\_TST.2 Subset TOE testing

Hierarchical to: No other components.

FPT TST.2.1 The TSF shall run a suite of self tests<sup>2</sup> at the request of the

authorised user<sup>3</sup> to demonstrate the correct operation of the

environmental sensor mechanisms:

<sup>2</sup> The definition of the user mode self test function (Umslc) can be found in [Databook] chapter 6, labeled as SleSlcTest

<sup>3</sup> The term "authorized user" refers to the Smartcard Embedded Software running on the TOE

|  | V1.2 | Date: 2007-02-20 | Page: 23/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



Frequency Monitoring,

Voltage Sensor,

Light Detection,

Temperature Sensor,

the RNG with help of the live test

the active shield.

Dependencies: FPT\_AMT.1 Abstract machine testing

#### 5.1.1.2 Memory access control

Usage of multiple applications in one Smartcard often requires separation of code and data in order to prevent that one application can access code and/or data of another application. To support this feature the TOE provides Area based Memory Access Control. The underlying memory management unit (MMU) is documented in section 5 of the [DataBook].

Remember that the expression TOE always comprises six products when used in the following.

The security service being provided is described in the Security Function Policy (SFP) Memory Access Control Policy. The security functional requirement "Subset access control (FDP\_ACC.1)" requires that this policy is in place and defines the scope were it applies. The security functional requirement "Security attribute based access control (FDP\_ACF.1)" defines addresses security attribute usage and characteristics of policies. It describes the rules for the function that implements the Security Function Policy (SFP) as identified in FDP\_ACC.1. The decision whether an access is permitted or not is taken based upon attributes allocated to the software. The Smartcard Embedded Software defines the attributes and memory areas. The corresponding permission control information is evaluated "on-the-fly" by the hardware so that access is granted/effective or denied/inoperable.

The security functional requirement "Static attribute initialisation (FMT\_MSA.3)" ensures that the default values of security attributes are appropriately either permissive or restrictive in nature. Alternative values can be specified by any subject provided that the Memory Access Control Policy allows that. This is described by the security functional requirement "Management of security attributes (FMT\_MSA.1)". The attributes are determined during TOE manufacturing (FMT\_MSA.3) or set at run-time (FMT\_MSA.1).

From TOE's point of view the different roles in the Smartcard Embedded Software can be distinguished according to the memory based access control. However the definition of the roles belongs to the user software.

The following Security Function Policy (SFP) **Memory Access Control Policy** is defined for the requirement "Security attribute based access control (FDP\_ACF.1)":

#### **Memory Access Control Policy**

The TOE shall control read, write, delete, execute accesses of software running at two different modes (system mode active during interrupt execution or application mode active during other executing) on data and code stored in memory areas.



The TOE shall restrict the ability to define, to change or at least to finally accept the applied rules (as mentioned in FDP\_ACF.1) to software running at interrupt level (in the system mode).

The TOE shall meet the requirement "Subset access control (FDP\_ACC.1)" as specified below.

FDP ACC.1 Subset access control

Hierarchical to: No other components.

FDP\_ACC.1.1 The TSF shall enforce the Memory Access Control Policy on all

subjects (software running at system mode active during interrupt execution or application mode active during other executing), all objects (data including code stored in memories) and all the

operations defined in the Memory Access Control Policy.

Dependencies: FDP\_ACF.1 Security attribute based access control

The TOE shall meet the requirement "Security attribute based access control (FDP\_ACF.1)" as specified below.

FDP\_ACF.1 Security attribute based access control

Hierarchical to: No other components.

FDP\_ACF.1.1<sup>4</sup> The TSF shall enforce the *Memory Access Control Policy* to objects

based on the following:

Subject.

- software running at system mode active during interrupt execution or application mode active during other executing

attributes:

the interrupt execution level where the software is executed

(interrupt / non-interrupt) and/or

Object:

- data including code stored in memories

attributes:

- the memory area where the access is performed to and/or

the operation to be performed.

FDP\_ACF.1.2 The TSF shall enforce the following rules to determine if an

operation among controlled subjects and controlled objects is allowed: evaluate the corresponding permission control information before the access so that accesses to be denied can not be utilised

by the subject attempting to perform the operation.

FDP\_ACF.1.3 The TSF shall explicitly authorise access of subjects to objects

based on the following additional rules: none.

<sup>4</sup> The following element is changed as a result of Interpretation 103.

FDP\_ACF.1.1 The TSF shall enforce the [assignment: access control SFP] to objects based on the following: [assignment: list of subjects and objects controlled under the indicated SFP, and. for each, the SFP-relevant security attributes, or named groups of SFP-relevant security attributes].

|  | V1.2 | Date: 2007-02-20 | Page: 25/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



FDP\_ACF.1.4 The TSF shall explicitly deny access of subjects to objects based on

the following additional rules: none.

Dependencies: FDP\_ACC.1 Subset access control

FMT\_MSA.3 Static attribute initialisation

The TOE shall meet the requirement "Static attribute initialisation (FMT\_MSA.3)" as specified below.

**FMT\_MSA.3** Static attribute initialisation

Hierarchical to: No other components.

FMT\_MSA.3.1 The TSF shall enforce the *Memory Access Control Policy* to provide

well defined<sup>5</sup> default values for security attributes that are used to

enforce the SFP.

FMT\_MSA.3.2 The TSF shall allow any subject (provided that the Memory Access

Control Policy is enforced and the necessary access is therefore allowed) <sup>6</sup> to specify alternative initial values to override the default

values when an object or information is created.

Dependencies: FMT\_MSA.1 Management of security attributes

FMT\_SMR.1 Security roles

The TOE shall meet the requirement "Management of security attributes (FMT\_MSA.1)" as specified below:

**FMT\_MSA.1** Management of security attributes

Hierarchical to: No other components.

FMT\_MSA.1.1 The TSF shall enforce the *Memory Access Control Policy* to restrict

the ability to change default, modify or delete the security attributes permission control information to running at interrupt level (system

mode).

Dependencies: [FDP\_ACC.1 Subset access control or

FDP IFC.1 Subset information flow control]

FMT\_SMF.1 Specification of management functions

FMT\_SMR.1 Security roles

The TOE shall meet the requirement "Specification of management functions (FMT\_SMF.1)" as specified below:

**FMT\_SMF.1** Specification of management functions

Hierarchical to: No other components

<sup>5</sup> The static definition of the access rules is documented in [DataBook] section 5

<sup>6</sup> The Smartcard Embedded Software is intended to set the memory access control policy

|  | V1.2 | Date: 2007-02-20 | Page: 26/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



FMT\_SMF.1.1 The TSF shall be capable of performing the following security

management functions: access the configuration registers of the

MMU.

Dependencies: No dependencies

#### 5.1.1.3 Support of cipher schemas

FCS\_COP.1 Cryptographic operation requires a cryptographic operation to be performed in accordance with a specified algorithm and with a cryptographic key of specified sizes. The specified algorithm and cryptographic key sizes can be based on an assigned standard. The dependencies will be discussed in Section 8.2.

The following additional specific security functionality is implemented in the TOE:

- Triple Data Encryption Standard (3DES)

#### **Triple-DES Operation**

The DES Operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below.

FCS\_COP.1 Cryptographic operation

Hierarchical to: No other components.

FCS\_COP.1.1 The TSF shall perform *encryption and decryption* in accordance with

a specified cryptographic algorithm *Triple Data Encryption Standard* (3DES) and cryptographic key sizes of 112 bit that meet the

following standards:

U.S. Department of Commerce / National Bureau of Standards

Data Encryption Standard (DES), FIPS PUB 46-3, 1999 October 25,

keying option 2

Dependencies: [FDP\_ITC.1 Import of user data without security attributes, or

FDP\_ITC.2 Import of user data with security attributes, or

FCS\_CKM.1 Cryptographic key generation]

FCS CKM.4 Cryptographic key destruction

FMT\_MSA.2 Secure security attributes

#### 5.1.1.4 Data Integrity

#### **CRC-Checksum**

The TOE shall meet the requirement "Stored data integrity monitoring (FDP\_SDI.1)" as specified below:

FDP\_SDI.1 Stored data integrity monitoring

Hierarchical to: No other components

|  | V1.2 | Date: 2007-02-20 | Page: 27/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



FDP\_SDI.1.1 The TSF shall monitor user data stored within the TSC for

inconsistencies between stored data and corresponding CRC checksum on all objects, based on the following attributes: CRC

checksum value.

Dependencies: No dependencies

# **Error Detection Code and Error Correction Code (EDC, ECC)**

The TOE shall meet the requirement "Stored data integrity monitoring (FDP\_SDI.1)" as specified below:

FDP\_SDI.2 Stored data integrity monitoring and action

Hierarchical to: FDP\_SDI.1

FDP\_SDI.2.1 The TSF shall monitor user data stored within the TSC for

inconsistencies between stored data and corresponding ECC checksum on all objects, based on the following attributes: ECC

value.

FDP\_SDI.2.2 Upon detection of a data integrity error, the TSF shall: correct 1 bit

errors and inform the user about more bit errors.

Dependencies: No dependencies

# 5.1.2 TOE security assurance requirements

The evaluation assurance level is EAL 5 augmented. Table 13 describes the security assurance requirements. The increase of the assurance components compared to the Smartcard IC Platform Protection Profile is expressed with bold letters. The augmentation of the assurance components to level EAL5 is given in italic letters.

Table 13: Assurance components

| Aspect        | Acronym   | Description                                       | Refinement |
|---------------|-----------|---------------------------------------------------|------------|
| Configuration | ACM_AUT.1 | Partial CM automation                             |            |
| management    | ACM_CAP.4 | Generation support and acceptance procedures      | in PP      |
|               | ACM_SCP.3 | Development tools CM coverage                     | in ST      |
| Delivery and  | ADO_DEL.2 | Detection of modification                         | in PP      |
| operation     | ADO_IGS.1 | Installation, generation, and start-up procedures | in PP      |
| Development   | ADV_FSP.3 | Semiformal functional specification               | in ST      |
|               | ADV_HLD.3 | Semiformal high-level design                      |            |
|               | ADV_IMP.2 | Implementation of the TSF                         |            |
|               | ADV_INT.1 | Modularity                                        |            |
|               | ADV_LLD.1 | Descriptive low-level design                      |            |



| Aspect                 | Aspect Acronym Description                 |                                              |       |
|------------------------|--------------------------------------------|----------------------------------------------|-------|
|                        | ADV_RCR.2                                  | Semiformal correspondence demonstration      |       |
|                        | ADV_SPM.3 Formal TOE security policy model |                                              |       |
| Guidance               | AGD_ADM.1                                  | Administrator guidance                       | in PP |
| documents              | AGD_USR.1                                  | User guidance                                | in PP |
| Life cycle             | ALC_DVS.2                                  | Sufficiency of security measures             | in PP |
| support ALC_LCD.2 Stan |                                            | Standardised life-cycle model                |       |
|                        | ALC_TAT.2                                  | Compliance with implementation standards     |       |
| Tests                  | ATE_COV.2                                  | Analysis of coverage                         | in PP |
|                        | ATE_DPT.2                                  | Testing: low-level design                    |       |
|                        | ATE_FUN.1                                  | Functional testing                           |       |
|                        | ATE_IND.2                                  | Independent testing – sample                 |       |
| Vulnerability          | AVA_CCA.1                                  | Covert channel analysis                      |       |
| assessment             | AVA_MSU.3                                  | Validation of analysis                       |       |
|                        | AVA_SOF.1                                  | Strength of TOE security function evaluation |       |
|                        | AVA_VLA.4                                  | Highly resistant                             |       |

#### 5.1.3 Refinements

Some refinements are taken unchanged from the Smartcard IC Platform Protection Profile. In some cases a clarification is necessary. In Table 13 an overview is given where the refinement is done. Two refinements from the Smartcard IC Platform Protection Profile have to be discussed here in the Security Target, as the assurance level is increased.

#### 5.1.3.1 Configuration Management Scope (ACM\_SCP)

The refinement from the Smartcard IC Platform Protection Profile can be applied even at the chosen assurance level EAL 5 augmented with ACM\_SCP.3. The assurance package ACM\_SCP.2 is extended to ACM\_SCP.3 with aspects regarding the development tools. The refinement is not touched.

Refinement for CM scope (ACM\_SCP)

The "TOE implementation representation" within the scope of the CM shall include at least:

- logical design data,
- physical design data,
- IC Dedicated Software.
- Smartcard Embedded Software.
- final physical design data necessary to produce the photomasks, and



- photomasks.

## 5.1.3.2 Functional Specification (ADV\_FSP)

The refinement from the Smartcard IC Platform Protection Profile can be applied even at the chosen assurance level EAL 5 augmented with ADV\_FSP.3. The assurance package ADV\_FSP.2 is extended to ADV\_FSP.3 with aspects regarding the descriptive level. The level is increased from informal to semi formal with informal description. Refinements are not touched from this measure.

For details of the refinement see Smartcard IC Platform Protection Profile.

## 5.2 Security requirements for the Environment

## 5.2.1 Security requirements for the IT Environment

## 5.2.1.1 Security requirements for the IT Environment resulting from FCS\_COP.1

The security functional requirement "Cryptographic operation (FCS\_COP.1)" met by TOE has the following dependencies

- [FDP\_ITC.1 Import of user data without security attributes or FDP\_ITC.2 Import of user data with security attributes or FCS\_CKM.1 Cryptographic key generation],
- FCS\_CKM.4 Cryptographic key destruction,
- FMT\_MSA.2 Secure security attributes.

These requirements all address the appropriate management of cryptographic keys used by the specified cryptographic function and are not part of the Smartcard IC Platform Protection Profile. Most requirements concerning key management shall be fulfilled by the environment since the Smartcard Embedded Software is designed for a specific application context and uses the cryptographic functions provided by the TOE.

In the following the dependencies are discussed separately for the 3DES algorithm.

#### 5.2.1.2 3DES

The environment shall meet the requirement "Import of user data without security attributes FDP\_ITC.1)" as specified below.

FDP\_ITC.1 Import of user data without security attributes

Hierarchical to: No other components.

- FDP\_ITC.1.1 The TSF shall enforce the *Access Control Policy or Information Flow Control Policy* when importing user data, controlled under the SFP, from outside of the TSC.
- FDP\_ITC.1.2 The TSF shall ignore any security attributes associated with the user data when imported from outside the TSC.
- FDP\_ITC.1.3 The TSF shall enforce the following rules when importing user data controlled under the SFP from outside the TSC: Data *Access Control Policy or Information Flow Control Policy*.
- Dependencies: [FDP\_ACC.1 Subset access control, or FDP\_IFC.1 Subset information flow control]

FMT\_MSA.3 Static attribute initialisation

|  | V1.2 | Date: 2007-02-20 | Page: 30/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



or

The environment shall meet the requirement "Import of user data with security attributes FDP\_ITC.2)" as specified below.

FDP\_ITC.2 Import of user data without security attributes

Hierarchical to: No other components.

| FDP_ITC.2.1 | The TSF shall enforce the Access Control Policies or Information Flow Control |
|-------------|-------------------------------------------------------------------------------|
|             | Policies when importing user data, controlled under the SFP, from outside of  |
|             | the TSC.                                                                      |

| FDP_ITC.2.2 | The TSF shall ensure that the protocol used provides for the unambiguous |
|-------------|--------------------------------------------------------------------------|
|             | association between the security attributes and the user data received.  |

| FDP_ITC.2.3 | The TSF shall ensure that interpretation of the security attributes of the |
|-------------|----------------------------------------------------------------------------|
|             | imported user data is as intended by the source of the user data.          |

FDP\_ITC.2.4 The TSF shall use the security attributes associated with the imported user data.

FDP\_ITC.2.5 The TSF shall enforce the following rules when importing user data controlled under the SFP from outside the TSC: Access Control Policy or Information Flow Control Policy.

Dependencies: [FDP\_ACC.1 Subset access control, or FDP\_IFC.1 Subset information flow control]

[FTP\_ITC.1 Inter-TSF trusted channel, or FTP\_TRP.1 Trusted path]

FPT\_TDC.1 Inter-TSF basic TSF data consistency

or

The environment shall meet the requirement "Cryptographic key generation (FCS\_CKM.1)" as specified below.

FCS\_CKM.1 Cryptographic key generation (3DES)

Hierarchical to: No other components.

FCS\_CKM.1.1 The TSF shall generate cryptographic keys in accordance with a specified cryptographic key generation algorithm 3DES and specified cryptographic key sizes 112 bit that meet the following: U.S. Department of Commerce / National Bureau of Standards Data Encryption Standard (DES), FIPS PUB 46-3, 1999 October 25, keying option 2.

Dependencies: [FCS\_CKM.2 Cryptographic key distribution or FCS\_COP.1 Cryptographic operation]

FCS\_CKM.4 Cryptographic key destruction

FMT\_MSA.2 Secure security attributes

Remark: Cryptographic keys for the 3DES algorithm have to be generated in the environment and imported into the TOE.

The environment shall meet the requirement "Cryptographic key destruction (FCS\_CKM.4)" as specified below.

FCS CKM.4 Cryptographic key destruction

Hierarchical to: No other components.



FCS\_CKM.4.1 The TSF shall destroy cryptographic keys in accordance with a specified

cryptographic key destruction method change key and change key with

certificate verification that meets the following: ISO/IEC 7816.

[FDP\_ITC.1 Import of user data without security attributes or FDP\_ITC.2 Dependencies:

Import of user data with security attributes or FCS CKM.1 Cryptographic

key generation]

FMT MSA.2 Secure security attributes

The environment shall meet the requirement "Secure security attributes (FMT\_MSA.2)" as specified below.

FMT\_MSA.2 Secure security attributes

Hierarchical to: No other components.

FMT MSA.2.1 The TSF shall ensure that only secure values are accepted for security

attributes.

ADV\_SPM.1 Informal TOE security policy model Dependencies:

[FDP\_ACC.1 Subset access control or FDP\_IFC.1 Subset information flow

control]

FMT\_MSA.1 Management of security attributes

FMT SMR.1 Security roles

# 5.2.2 Security Requirements for the Non-IT-Environment

In the following security requirements for the Non-IT-Environment are defined. For the development of the Smartcard Embedded Software (in Phase 1) the requirement RE.Phase-1 is valid.

RE.Phase-1 Design and Implementation of the Smartcard Embedded Software

> The developers shall design and implement the Smartcard Embedded Software in such way that it meets the requirements from the following documents: (i) hardware data sheet for the TOE, (ii) TOE application notes, and (iii) findings of the TOE evaluation reports relevant for the Smartcard Embedded Software.

> The developers shall implement the Smartcard Embedded Software in a way that it protects security relevant User Data (especially cryptographic keys) as required by the security needs of the specific application context.

The responsible parties for the Phases 4-6 are required to support the security of the TOE by appropriate measures:

RE.Process-Card Protection during Packaging, Finishing and Personalisation

> The Card Manufacturer (after TOE Delivery up to the end of Phase 6) shall use adequate security measures to maintain confidentiality and integrity of the TOE and of its manufacturing and test data (to

|  | V1.2 | Date: 2007-02-20 | Page: 32/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



prevent any possible copy, modification, retention, theft or unauthorised use).

The Smartcard Embedded Software shall meet the requirements "Cipher Schemas (RE.Cipher)" as specified below.

RE.Cipher Cipher Schemas

The developers of Smartcard Embedded Software must not implement routines in a way which may compromise keys when the routines are executed as part of the Smartcard Embedded Software. Performing functions which access cryptographic keys could allow an attacker to misuse these functions to gather information about the key which is used in the computation of the function.

Keys must be kept confidential as soon as they are generated. The keys must be unique with a very high probability, as well as cryptographically strong. For example, it must be ensured that it is not possible to derive the private key from a public key if asymmetric algorithms are used. If keys are imported into the TOE and/or derived from other keys, quality and confidentiality must be maintained. This implies that an appropriate key management has to be realised in the environment.

V1.2 Date: 2007-02-20 Page: 33/52



# 6 TOE summary specification

The product overview is given in section 2.1. In the following the security functionality is described and the relation to the security functional requirements is shown.

The TOE is equipped with 9 security enforcing functions to meet the security functional requirements. The functions are:

SEF1: Operating state checking

SEF2: Phase management with test mode lock-out

SEF3: Protection against snooping

SEF4: Data encryption and data disguising

SEF5: Random number generation

SEF6: TSF self test

SEF7: Notification of physical attack

SEF8: Memory Management Unit (MMU)

SEF9: Cryptographic support

The following description of the security enforcing functions is a complete representation of the TSF.

# 6.1 SEF1: Operating state checking

Correct function of the TOE is only given in the specified range of the environmental operating parameters. To prevent an attack exploiting those circumstances it is necessary to detect if the specified range is left.

All operating signals are filtered to prevent malfunction. The FRU\_FLT.2 "Limited fault tolerance" requirement is satisfied.

In addition the operating state is monitored with sensors for the operating voltage, clock signal frequency, and temperature and electro magnetic radiation. The TOE falls into the defined secure state in case of a specified range violation<sup>7</sup>. The defined secure state causes the chip internal reset process. The FPT\_FLS.1 "Failure with preservation of secure state"-requirement is satisfied.

The parameters for the filters and sensors are set during production and not accessible by the Embedded Software after TOE finishing. Therefore, the separation between the security enforcing functions and the Embedded Software according to FPT\_SEP.1 "TSF domain separation" is satisfied. <sup>8</sup>

The data in the EEPROM are automatically monitored by the EDC. In case of an error the memory content is either corrected by the ECC (1 bit errors). In case of one and more bit errors the user can select one of several options (NMI, MI, Reset or don't care). The IC therefore is protected by this mechanism against manipulation of memory content. The FDP\_SDI.2 "Stored data integrity monitoring and action" is satisfied.

<sup>7</sup> The operating state checking SEF1 can only work when the TOE is running and can not prevent reverse engineering.

<sup>8</sup> For explanation see the Protection Profile, § 133. There it is mentioned, that FPT\_SEP.1 is related to FRU\_FLT.2 and FPT\_FLS.1 and assures that parameter for FLS and FLT can not be influenced by the Embedded Software.

V1.2 Date: 2007-02-20 Page: 34/52



In order to prevent accidental bit faults during production in the ROM, over the data stored in ROM a CRC-Checksum is calculated. The FDP\_SDI.1 "Stored data integrity monitoring" is satisfied.

The covered security functional requirements are FRU\_FLT.2, FPT\_FLS.1, FDP\_SDI.1, and FDP\_SDI.2. The SEF1 does not use probabilistic or permutational effects. Since the ROM CRC and the ECC functionality are not accessible via an external interface, no direct attacks are possible. Therefore this function is not included in the SOF claim.

# 6.2 SEF2: Phase management with test mode lock-out

The life cycle of the TOE is split-up in several phases. Chip development and production (phase 2, 3, 4) and final use (phase 4-7) is a rough split-up from TOE point of view. These phases are implemented in the TOE as test mode (phase 2, 3, 4) and user mode (phase 1, 4-7). In addition a chip identification mode exists which is active in all phases.

During start-up of the TOE the decision for the user mode or the test mode is taken dependent on several phase identifiers (phase management). If test mode is the active phase the TOE requests authentication before any action (test mode lock-out). FMT\_LIM.1 and FMT\_LIM.2 are satisfied.

If the chip identification mode is requested the chip identification data (O.Identification) stored in a non modifiable EEPROM area is reported. FAU SAS.1 "Audit storage" is satisfied.

The covered security functional requirements are FMT\_LIM.1, FMT\_LIM.2, and FAU\_SAS.1. The test mode lock-out uses probabilistic or permutational effects and has to be included in the AVA\_SOF analysis with SOF *high*.

# 6.3 SEF3: Protection against snooping

Several mechanisms protect the TOE against snooping the design or the user data during operation and even it is out of operation (power down).

There are topological design measures for disguise, such as the use of the top metal layer with active signals for protecting critical data. The entire design is kept in a non standard way to prevent attacks using standard analysis methods. A Smartcard dedicated CPU with a non public bus protocol is used which makes analysis complicated.

The covered security functional requirement is FPT\_PHP.3 "Resistance to physical attack" as these measures make it difficult to do the physical analysis necessary before manipulation. The protection against snooping uses probabilistic or permutational effects and has to be included in the AVA\_SOF analysis with SOF *high*.

## 6.4 SEF4: Data encryption and data disguising

The readout of data can be controlled with the use of encryption. An attacker can not use the data obtained by espionage due to their encryption.

The memory contents of the TOE are encrypted on chip to protect against data analysis on stored data as well as on internally transmitted data. In addition the data transferred over the bus to and from (bi-directional encryption) the special SFRs (CRC, RNG, DDES) is encrypted automatically with a dynamic key change. The encryption is performed by a simple XOR but with the key change in short intervals the security level of a strong one-time pad is given.

To prevent interpretation of leaked processed or transferred information randomness is inserted in the information. In addition important parts of the CPU and the complete DES component are



especially designed to counter leakage attacks like DPA or EMA. The current consumption is independent of the processed data.

The information leakage is kept low with special design measures. An interpretation of leaked data is not possible as all the data is encrypted. The covered security functional requirements are FDP\_ITT.1 "Basic internal transfer protection" and FPT\_ITT.1 "Basic internal TSF data transfer protection". The encryption covers the data processing policy and FDP\_IFC.1 "Subset information flow control". The SEF4 uses probabilistic or permutational effects and has to be included in the AVA SOF analysis with SOF *high*.

# 6.5 SEF5: Random number generation

Random data is essential for cryptography as well as for physical security mechanisms. The TOE is equipped with a true random generator based on physical probabilistic controlled effects. The random data can be used from the Smartcard Embedded Software as well as from the security enforcing functions. It should fulfil the requirements from the functionality class P2 of [AIS31]

The generated numbers are true random due to the construction principle. The covered security functional requirement is FCS\_RND.1.

The SEF5 uses a special metric as defined in [AIS31]. It has to be included in the AVA\_SOF analysis with SOF *high*.

#### 6.6 SEF6: TSF self test

The TSF of the TOE has either a hardware controlled self test which can be started from the Smartcard Embedded Software by a RMS function call or can be tested directly from the Smartcard Embedded Software for the active shield. The tested security enforcing functions are SEF1, SEF5 and SEF7.

As any attempt to modify the sensor devices will be detected from the test, the covered security functional requirement is FPT\_TST.2. The TSF self test does not use probabilistic or permutational effects.

#### 6.7 SEF7: Notification of physical attack

The entire surface of the TOE is protected with the active shield. Attacks over the surface are detected when the shield lines are cut or get contact.

The attempt to use an opened device will be detected. The covered security functional requirement is FPT\_PHP.3. Especially manipulation and the usage of galvanic contacts to gain information on the chip or the data are covered of this security enforcing function. The SEF7 "Notification of physical attack" does not use probabilistic or permutational effects.

## 6.8 SEF8: Memory Management Unit (MMU)

The MMU in the TOE gives the Smartcard Embedded Software the possibility to define different access rights for memory areas and components. In case of an access violation the MMU will generate a non maskable interrupt (NMI). Then an interrupt service routine (ISR) can react on the access violation.

The MMU is used to map the logical address range of 64 kByte in the 8051 architecture to the physical memory range of 16 MByte and to control access to the component's special function registers. The MMU provides the privileged system mode (at interrupt level) and the regular application mode. Both modes own four descriptors for data access and four descriptors for code access. The descriptor table defines the physical base address and the length of the memory

|  | V1.2 | Date: 2007-02-20 | Page: 36/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



range in 256 byte granularity which will be used for the logical to physical address translation. Two additional registers contain the access information of the component's SFR. Access violation is caused if the physical address is not in the range defined from the descriptor. The reaction on access violation is a non maskable interrupt (NMI).

If the TOE supports the Mifare® protocol, a special area of 1 kByte of the EEPROM is reserved and can only be accessed by the Mifare® Operating System. For that the MMU contains an additional data descriptor which is pre-multiplexed in Mifare® mode and opens access to the "Mifare® sector".

Only system mode has access to the descriptor table. The MMU has to be enabled as the default mode after reset is a compatibility mode without access permission (transparent mode).

As the TOE provides support for separation of memory areas the covered security functional requirements are FDP\_ACC.1 as access control is provided, FDP\_ACF.1 as a privileged and a regular mode exists, FMT\_MSA.3 is covered from the initial (transparent) mode, FMT\_MSA.1 is covered from the possibility to enable the MMU and FMT\_SMF.1 is covered from the access to the special function register. The SEF8 "Memory Management Unit" does not use probabilistic or permutational effects.

# 6.9 SEF9: Cryptographic Support

The TOE is equipped with several hardware accelerators to support the standard cryptographic operations. This security enforcing function is introduced to include the cryptographic operation in the scope of the evaluation as the cryptographic function itself is not used from the TOE security policy. On the other hand these functions are of special interest for the use of the hardware as platform for the software. The component is a hardware DES encryption unit. The key for the cryptographic 3DES operations are provided from the Smartcard Embedded Software (environment).

As defined cryptographic operations are provided by the TOE, the covered security functional requirement is FCS\_COP.1. The SEF9 does use probabilistic or permutational effects, but cryptographic algorithms are excluded from the SOF assessment.

#### 6.10 Mapping of Security Functional Requirements

The justification of the mapping between Security Functional Requirements and the Security Enforcing Functions is given in sections 6.1 to 6.9. The results are shown in Table 14. The security functional requirements are addressed by one relating security enforcing function except the security functional requirement FPT\_PHP.3. The security functional requirement FPT\_PHP.3 is covered from the SEF3 for the aspect of making the reverse engineering harder even if the TOE is out of operation and from SEF7 for the aspect of detecting the attempt to modify the TOE when the chip is running. The SEF3 and the SEF7 are mutually supportive to cover FPT\_PHP.3.

2 9  $\infty$ 0  $\alpha$ SEF SEF ш SEF SEF SEF SEF SEF SEF FAU\_SAS.1 X FCS RND.1 X FDP IFC.1 X

Table 14: Mapping of SFR and SEF



|                  | SEF 1 | SEF 2 | SEF 3 | SEF 4 | SEF 5 | SEF 6 | SEF 7 | SEF 8 | SEF 9 |
|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| FDP_ITT.1        |       |       |       | Х     |       |       |       |       |       |
| FMT_LIM.1        |       | X     |       |       |       |       |       |       |       |
| FMT_LIM.2        |       | X     |       |       |       |       |       |       |       |
| FPT_FLS.1        | Х     |       |       |       |       |       |       |       |       |
| FPT_ITT.1        |       |       |       | X     |       |       |       |       |       |
| FPT_PHP.3        |       |       | X     |       |       |       | X     |       |       |
| FPT_SEP.1        | X     |       |       |       |       |       |       |       |       |
| FRU_FLT.2        | X     |       |       |       |       |       |       |       |       |
| FPT_TST.2        |       |       |       |       |       | X     |       |       |       |
| FDP_ACC.1        |       |       |       |       |       |       |       | X     |       |
| FDP_ACF.1        |       |       |       |       |       |       |       | X     |       |
| FMT_SMF.1        |       |       |       |       |       |       |       | X     |       |
| FMT_MSA.3        |       |       |       |       |       |       |       | X     |       |
| FMT_MSA.1        |       |       |       |       |       |       |       | X     |       |
| FCS_COP.1 (3DES) |       |       |       |       |       |       |       |       | X     |
| FDP_SDI.1        | X     |       |       |       |       |       |       |       |       |
| FDP_SDI.2        | X     |       |       |       |       |       |       |       |       |

#### **6.11 Assurance Measures**

In Table 15 the TOE specific assurance measures are listed. These measures fulfil the requirements from Table 13.

This Security Target is the first document in the course of an evaluation. The exact references (version numbers and date) of the documents are not final during the evaluation of the security target. To avoid an update of the security target at the end of the evaluation the exact references are listed in the configuration list (ACM\_SCP.3) of the evaluation.

Table 15: Assurance measures

| Assurance measure class  | Acronym components | Document                                 |
|--------------------------|--------------------|------------------------------------------|
| Security Target          | ASE                | Security Target                          |
|                          | ACM_AUT.1          | Development Production (Dev_Prod)        |
| Configuration management | ACM_CAP.4          |                                          |
|                          | ACM_SCP.3          | Configuration management scope (ACM_SCP) |
| Delivery and operation   | ADO_DEL.2          | Development Production (Dev_Prod)        |
|                          | ADO_IGS.1          | Development Froduction (Dev_Frod)        |
| Development              | ADV_FSP.3          | Functional Specification (ADV_FSP.3)     |
|                          | ADV_HLD.3          | High Level Design (ADV_HLD.3)            |

V1.2 Date: 2007-02-20 Page: 38/52





| Assurance measure        | Acronym    | Document                                  |  |
|--------------------------|------------|-------------------------------------------|--|
| class                    | components |                                           |  |
|                          | ADV_IMP.2  | Implementation (ADV_IMP.2)                |  |
|                          | ADV_INT.1  | TSF Internals (ADV_INT.1)                 |  |
|                          | ADV_LLD.1  | Low Level Design (ADV_LLD.1)              |  |
|                          | ADV_RCR.2  | Representation Correspondence (ADV_RCR.2) |  |
|                          | ADV_SPM.3  | LKW model                                 |  |
| Guidance documents       | AGD_ADM.1  | Documentation (AGD)                       |  |
| Guidance documents       | AGD_USR.1  | Documentation (AGD)                       |  |
|                          | ALC_DVS.2  |                                           |  |
| Life cycle support       | ALC_LCD.2  | Development Production (Dev_Prod)         |  |
|                          | ALC_TAT.2  |                                           |  |
|                          | ATE_COV.2  |                                           |  |
| Tests                    | ATE_DPT.2  | Test Documentation (ATE)                  |  |
| 1 6515                   | ATE_FUN.1  | rest Documentation (ATE)                  |  |
|                          | ATE_IND.2  |                                           |  |
|                          | AVA_CCA.1  |                                           |  |
| Vulnarability aggreen    | AVA_MSU.3  | Vulnerability Assessment (AVA)            |  |
| Vulnerability assessment | AVA_SOF.1  | vullerability Assessifient (AVA)          |  |
|                          | AVA_VLA.4  |                                           |  |

V1.2 Date: 2007-02-20 Page: 39/52



# 7 PP claims

## 7.1 PP reference

This security target is conformant to the Smartcard IC Platform Protection Profile.

## 7.2 PP tailoring

The assignments and selections foreseen in Smartcard IC Platform Protection Profile are done here.

#### 7.2.1 FCS\_RND

The random numbers are generated from SEF5. The quality level of the random numbers is defined as functionality class P2 with SOF-high of [AIS31].

FCS\_RND.1 Quality metric for random numbers

FCS\_RND.1.1 The TSF shall provide a mechanism to generate random numbers that meet functionality class P2 with SOF-high of [AIS31].

Additional requirements are taken from the augmentation paper to the Smartcard IC Platform Protection Profile. The requirements FDP\_ITC.1, FCS\_CKM.1 and FCS\_CKM.4 which include open assignments and selections are requirements for the IT environment. All necessary assignments and selections are described in chapter 5.2.1.

#### 7.3 PP additions

Additional objectives and security functional requirements are explicitly mentioned in this security target.

- Key-Function in section 3.2,
- P.Add-Functions in section 3.4.1,
- Add-Functions in section 4.1,
- OE.Plat-Appl and OE.Resp-Appl in section 4.2.
- FPT\_TST.2, FDP\_ACC.1, FDP\_ACF.1, FMT\_MSA.1, FMT\_MSA.3, FMT\_SMF.1, FCS\_COP.1, FDP\_SDI.1, and FDP\_SDI.2 in section 5.1.1,
- FDP\_ITC.1, FDP\_ITC.2, FCS\_CKM.1, and FCS\_CKM.4 in section 5.2.1,
- RE.Cipher in section 5.2.2.



#### 8 Rational

The rational from the Smartcard IC Platform Protection Profile is used here and it is not changed. The augmentations are designed to be compliant to the rational of the Smartcard IC Platform Protection Profile. The necessary extensions to the Smartcard IC Platform Protection Profile rational are given in the following.

## 8.1 Security Objectives Rationale

Table 16: Security Objective Rational

| Assumption, Threat or<br>Organisational Security Policy | Security Objective |
|---------------------------------------------------------|--------------------|
| P.Add-Functions                                         | O.Add-Functions    |
| A.Key-Function                                          | OE.Plat-Appl       |
|                                                         | OE.Resp-Appl       |

The justification related to the security objective "Additional Specific Security Functionality (O.Add-Functions)" is as follows: The organisational security policy is covered by the objective above, since O.Add-Functions requires the TOE to implement exactly the same specific security functionality as required by P.Add-Functions.

Nevertheless the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced define how to implement the specific security functionality required by P.Add-Functions. (Note that these objectives support that the specific security functionality is provided in a secure way as expected from P.Add-Functions.) Especially O.Leak-Inherent and O.Leak-Forced refer to the protection of confidential data (User Data or TSF data) in general. User Data are also processed by the specific security functionality required by P.Add-Functions.

Compared to the Smartcard IC Platform Protection Profile a clarification has been made for the security objective "Usage of Hardware Platform (OE.Plat-Appl)": If required the Smartcard Embedded Software shall use these cryptographic services of the TOE and their interface as specified. In addition, the Smartcard Embedded Software must implement functions which perform operations on keys (if any) in such a manner that they do not disclose information about confidential data. The non disclosure due to leakage A.Key-Function attacks is included in this objective OE.Plat-Appl. This addition ensures that the assumption A.Plat-Appl is still covered by the objective OE.Plat-Appl although additional functions are being supported according to O.Add-Functions.

Compared to the Smartcard IC Platform Protection Profile a clarification has been made for the security objective "Treatment of User Data (OE.Resp-Appl)": By definition cipher or plain text data and cryptographic keys are User Data. So, the Smartcard Embedded Software will protect such data if required and use keys and functions appropriately in order to ensure the strength of cryptographic operation. Quality and confidentiality must be maintained for keys that are imported and/or derived from other keys. This implies that appropriate key management has to be realised in the environment. That is expressed by the assumption A.Key—Function which is covered from OE.Resp–Appl. These measures make sure that the assumption A.Resp-Appl is still covered by the security objective OE.Resp-Appl although additional functions are being supported according to P.Add-Functions.

|  | V1.2 | Date: 2007-02-20 | Page: 41/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



The justification of the additional policy and the additional assumption show that they do not contradict to the rationale already given in the Protection Profile for the assumptions, policy and threats defined there.

# 8.2 Security Requirements Rationale

## 8.2.1 Rationale for the security functional requirements

**Cryptographic operation (FCS\_COP.1)** 

Table 17: Rational for cryptographic operation requirement

| Objective       | TOE Security Functional Requirements   | Security Requirements for the environment                                                |
|-----------------|----------------------------------------|------------------------------------------------------------------------------------------|
| O.Add-Functions | - FCS_COP.1 "Cryptographic operation"- | RE.Phase-1 "Design and Implementation of the Smartcard Embedded Software" with RE.Cipher |
| OE.Plat-Appl    |                                        | RE.Phase.1                                                                               |
|                 |                                        | RE.Cipher                                                                                |
| OE.Resp-Appl    |                                        | RE.Phase.1                                                                               |
|                 |                                        | RE.Cipher                                                                                |
|                 |                                        | FDP_ITC.1 or FDP_ITC.2 (for                                                              |
|                 |                                        | 3DES)                                                                                    |
|                 |                                        | FCS_CKM.1 (for 3DES)                                                                     |
|                 |                                        | FCS_CKM.4 (for 3DES)                                                                     |
|                 |                                        | FMT_MSA.2 (for 3DES)                                                                     |

The justification related to the security objective "Additional Specific Security Functionality (O.Add-Functions)" is as follows:

The security functional requirement(s) "Cryptographic operation (FCS\_COP.1)" exactly requires those functions to be implemented which are demanded by O.Add-Functions. Therefore, FCS COP.1 is suitable to meet the security objective.

Nevertheless, the developer of the Smartcard Embedded Software must ensure that the additional functions are used as specified and that the User Data processed by these functions are protected as defined for the application context. These issues are addressed by the requirement RE.Phase-1 and more specific by the security functional requirements

- [FDP\_ITC.1 Import of user data without security attributes or FDP\_ITC.2 Import of user data with security attributes or FCS\_CKM.1 Cryptographic key generation],
- FCS CKM.4 Cryptographic key destruction,
- FMT\_MSA.2 Secure security attributes

which are to be met by the environment. All these requirements have to be fulfilled to support OE.Resp-Appl for the 3DES algorithm.

|  | V1.2 | Date: 2007-02-20 | Page: 42/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



The security functional requirements required to meet the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced define how to implement the specific security functionality. However, key-dependent functions could be implemented in the Smartcard Embedded Software. In this case RE.Cipher requires that these functions ensure that confidential data (User Data) can not be disclosed while they are just being processed by the Smartcard Embedded Software. Therefore, with respect to the Smartcard Embedded Software the issues addressed by the objectives just mentioned are addressed by the requirement RE.Cipher.

The usage of cryptographic algorithms requires the use of appropriate keys. Otherwise these cryptographic functions do not provide security. The requirement RE.Cipher addresses these specific issues since cryptographic keys and other data are provided by the Smartcard Embedded Software. RE.Cipher requires that keys must be kept confidential. They have to be unique with a very high probability, and must have a certain cryptographic strength etc. In case of a key import into the TOE (which is usually after TOE delivery) it has to be ensured that quality and confidentiality are maintained. Keys for 3DES are provided by the environment. Therefore, with respect to the environment the issues addressed (i) by the objectives just mentioned and (ii) implicitly by O.Add-Functions are addressed by the requirement RE.Cipher.

In this ST the objectives for the environment OE.Plat-Appl and OE.Resp-Appl have been clarified. The requirement for the environment Re.Cipher has been introduced to cover the objectives OE.Plat-Appl and OE.Resp-Appl (in addition to O.Add-Functions). The Smartcard Embedded Software defines the use of the cryptographic functions FCS\_COP.1 provided by the TOE. RE.Phase-1, which is assigned to OE.Resp-Appl in the Smartcard IC Platform Protection Profile, requires the Smartcard Embedded Software Developer to design and implement the software that it protects security relevant User Data (especially cryptographic keys). The requirements for the environment FDP\_ITC.1, FDP\_ITC.2, FCS\_CKM.1, FCS\_CKM.4, and FMT\_MSA.2 support an appropriate key management. These security requirements are suitable to meet OE.Resp-Appl.

The justification of the security objective and the additional requirements (both for the TOE and its environment) show that they do not contradict to the rationale already given in the Protection Profile for the assumptions, policy and threats defined there.

## **Subset TOE security testing (FPT\_TST.2)**

Table 18: Rational for subset TOE security testing requirement

| Objective           | TOE Security Functional Requirements                          | Security Requirements for the environment |
|---------------------|---------------------------------------------------------------|-------------------------------------------|
| O.Phys-Manipulation | <ul> <li>FPT_TST.2 " Subset TOE security testing "</li> </ul> |                                           |

The security functional component Subset TOE security testing (FPT\_TST.2) has been newly created (Common Criteria Part 2 extended). This component allows that particular parts of the security mechanisms and functions provided by the TOE can be tested after TOE Delivery. This security functional component is used instead of the functional component FPT\_TST.1 from Common Criteria Part 2. For the user it is important to know which security functions or mechanisms can be tested. The functional component FPT\_TST.1 does not mandate to explicitly specify the security functions being tested. In addition, FPT\_TST.1 requires the verification of the integrity of TSF data and stored TSF executable code which might violate the security policy.

The tested security enforcing function is SEF1, SEF5 and SEF7.

The security functional requirement FPT\_TST.2 will detect attempts to conduce a physical manipulation on the monitoring functions of the TOE. The objective of FPT\_TST.2 is O.Phys-Manipulation. The physical manipulation will be tried to overcome security enforcing functions.

|  | V1.2 | Date: 2007-02-20 | Page: 43/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



## **Memory Access Control Policy**

Table 19: Rational for Memory Access Control Policy requirement

| Objective       | TOE Security Functional Requirements                                                                               | Security Requirements for the environment                                 |
|-----------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| O.Add-Functions | <ul> <li>FDP_ACC.1 "Subset access control"</li> <li>FDP_ACF.1 "Security attribute based access control"</li> </ul> | RE.Phase-1 "Design and Implementation of the Smartcard Embedded Software" |
|                 | - FMT_MSA.3 "Static attribute initialisation"                                                                      |                                                                           |
|                 | - FMT_MSA.1 "Management of security attributes"                                                                    |                                                                           |
|                 | - FMT_SMF.1 "Specification of Management Functions"                                                                |                                                                           |

The justification related to the security objective "Additional Specific Security Functionality (O.Add-Functions)" is as follows:

The security functional requirement "Subset access control (FDP\_ACC.1)" with the related Security Function Policy (SFP) "Memory Access Control Policy" exactly require the implementation of an area based memory access control, which is demanded by O.Add-Functions. Therefore, FDP\_ACC.1 with its SFP is suitable to meet the security objective.

Nevertheless, the developer of the Smartcard Embedded Software must ensure that the additional functions are used as specified and that the User Data processed by these functions are protected as defined for the application context. These issues are addressed by the requirement RE.Phase-1. The TOE only provides the tool to implement the policy defined in the context of the application.

# Integrity monitoring (FDP\_SDI.1)

Table 20: Rational for integrity check requirement

| Objective     | TOE Security Functional Requirements            | Security Requirements for the environment |
|---------------|-------------------------------------------------|-------------------------------------------|
| O.Malfunction | - FDP_SDI.1 "Stored data integrity monitoring " |                                           |

The justification related to the security objective "Protection against Malfunction due to Environmental Stress (O.Malfunction)" is as follows:

The security functional requirement "Stored data integrity monitoring (FDP\_SDI.1)" requires the implementation of a CRC checksum algorithm which detects integrity errors of the data stored in the memory. By this malfunction of the TOE by using corrupt data is prevented. Therefore FDP\_SDI.1 is suitable to meet the security objective.

|  | V1.2 | Date: 2007-02-20 | Page: 44/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



## Integrity monitoring and action (FDP\_SDI.2)

Table 21: Rational for integrity check requirement

| Objective     | TOE Security Functional Requirements                      | Security Requirements for the environment |
|---------------|-----------------------------------------------------------|-------------------------------------------|
| O.Malfunction | - FDP_SDI.2 "Stored data integrity monitoring and action" |                                           |

The justification related to the security objective "Protection against Malfunction due to Environmental Stress (O.Malfunction)" is as follows:

The security functional requirement "Stored data integrity monitoring and action (FDP\_SDI.2)" requires the implementation of a EDC error detection mechanism which detects integrity errors of the data stored in the memory and a ECC error correction mechanism which corrects one bit errors and informs about more bit errors. By this malfunction of the TOE by using corrupt data is prevented. Therefore FDP\_SDI.2 is suitable to meet the security objective.

# 8.2.2 Dependencies of security functional requirements

Table 22: Dependency for cryptographic operation requirement

| Security Functional Requirement | Dependencies                              | Fulfilled by security requirements |
|---------------------------------|-------------------------------------------|------------------------------------|
| FCS_COP.1 (3DES)                | FCS_CKM.1 (3DES)                          | Yes (by the environment)           |
|                                 | FDP_ITC.1 or FDP_ITC.2 (if not FCS_CKM.1) | Yes (by the environment)           |
|                                 | FCS_CKM.4                                 |                                    |
|                                 | FMT_MSA.2                                 |                                    |

The dependencies FCS\_CKM.1 (for 3DES), FDP\_ITC.1 or FDP\_ITC.2, FCS\_CKM.4 and FMT\_MSA.2 must be covered from the environment (the smartcard embedded software) and are addressed additionally by the requirement RE.Cipher.

Table 23: Dependency for subset TOE security testing requirement

| Security Functional Requirement | Dependencies | Fulfilled by security requirements |
|---------------------------------|--------------|------------------------------------|
| FPT_TST.2                       | FPT_AMT.1    | See discussion below               |

The following discussion demonstrates how the dependencies defined by Part 2 of the Common Criteria for the requirement FPT\_TST.2 are satisfied. The dependency defined in the Common Criteria is Abstract machine testing (FPT\_AMT.1).

Part 2 of the Common Criteria explains that the term »underlying abstract machine« typically refers to the hardware components upon which the TSF has been implemented. However, the

|  | V1.2 | Date: 2007-02-20 | Page: 45/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



phrase can also be used to refer to an underlying, previously evaluated hardware and software combination behaving as a virtual machine upon which the TSF relies."

The TOE is already a platform representing the lowest level in a Smartcard. There is no lower or »underlying abstract machine« used by the TOE which can be tested. There is no need to perform testing according to FPT\_AMT.1 and the dependency in the requirement FPT\_TST.2 is therefore considered to be satisfied.

| Security Functional Requirement | Dependencies           | Fulfilled by security requirements |
|---------------------------------|------------------------|------------------------------------|
| FDP_ACC.1                       | FDP_ACF.1              | Yes                                |
| FDP_ACF.1                       | FDP_ACC.1              | Yes                                |
|                                 | FMT_MSA.3              | Yes                                |
| FMT_MSA.3                       | FMT_MSA.1              | Yes                                |
|                                 | FMT_SMR.1              | See discussion below               |
| FMT_MSA.1                       | FDP_ACC.1 or FDP_IFC.1 | Yes                                |
|                                 | FMT_SMR.1              | See discussion below               |
|                                 | FMT_SMF.1              | Yes                                |

Table 24: Dependency for Memory Access Control Policy requirement

The dependency FMT\_SMR.1 introduced by the two components FMT\_MSA.1 and FMT\_MSA.3 is considered to be satisfied because the access control specified for the intended TOE is not role-based but enforced for each subject. Therefore, there is no need to identify roles in form of a security functional requirement FMT\_SMR.1.

 
 Security Functional Requirement
 Dependencies
 Fulfilled by security requirements

 FDP\_SDI.1
 none
 N/A

 FDP\_SDI.2
 none
 N/A

Table 25: Dependency for integrity monitoring requirements

FDP\_SDI.1 and FDP\_SDI.2 have no dependencies which had to be satisfied.

#### 8.2.3 Rationale for the Assurance Requirements and the Strength of Function Level

The chosen assurance level EAL 5 augmented determines the assurance requirements. In Table 13 the different assurance levels are shown as well as the augmentations. The augmentations are not changed compared to the Protection Profile

The assurance level EAL5 and the augmentation with the requirements ALC\_DVS.2, AVA\_MSU.3, and AVA\_VLA.4 were chosen in order to meet assurance expectations. An assurance level of EAL5 is required for this type of TOE since it is intended to defend against highly sophisticated attacks without a protected environment. This evaluation assurance level was selected since it provides even formal evidence on the conducted vulnerability assessment. In order to provide a meaningful level of assurance that the TOE provides an adequate level of

|  | V1.2 | Date: 2007-02-20 | Page: 46/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|



defence against such attacks, the evaluators have access to all information regarding the TOE including the low level design and source code.

The rational for the strength of function level from the Smartcard IC Platform Protection Profile is used as the level is not changed.

## 8.3 Security Requirements are mutually Supportive and internally Consistent

In addition to the discussion in section 7.3 of the Smartcard IC Platform Protection Profile the security functional requirement FCS\_COP.1 is introduced. The security functional requirements required to meet the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced also protect the cryptographic algorithms implemented according to the security functional requirement FCS\_COP.1. Therefore, these security functional requirements support the secure implementation and operation of FCS\_COP.1.

The security functional requirements required to meet the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced also protect the self-test functions implemented according to the security functional requirement FPT\_TST.2. Therefore, these security functional requirements support the secure implementation and operation of FPT\_TST.2.

The requirement FPT\_TST.2 allows testing of some security mechanisms including the correct operation of the sensors after delivery. These tests can be executed by the Smartcard Embedded Software. This is not in contradiction to the requirement FPT\_SEP.1 (see refinement in [PP]: sensors should be protected from interference of the Smartcard Embedded Software) since the Smartcard Embedded Software only executes the test. The test is implemented in the TOE and there is no possibility to influence the sensors itself.

The security functional requirements required to meet the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced also protect the area based memory access control function implemented according to the security functional requirement described in the security functional requirement FDP\_ACC.1 with reference to the Memory Access Control Policy and details given in FDP\_ACF.1. Therefore, those security functional requirements support the secure implementation and operation of FDP\_ACF.1 with its dependent security functional requirements.

The requirement FDP\_SDI.1 and FDP\_SDI.2 allow detection of integrity errors of data stored in memory. FDP\_SDI.2 in addition allows correction of one bit errors. Both meet the security objective O.Malfunction. The requirements FRU\_FLT.2, FPT\_FLS.1, and FPT\_SEP.1 which also meet this objective are independent from FDP\_SDI.1 and FDP\_SDI.2 since they deal with the sensors monitoring the operating state and not the memory content directly.



# 9 References

#### 9.1 Documents and User Guidance

Table 26: User guidance

| [Status]   | Status report, List of all available user guidance including application notes |  |
|------------|--------------------------------------------------------------------------------|--|
| [DataBook] | Data Book,SLE66CL(X)xxxPE(M/S), 10.2006, confidential                          |  |

Versions of these documents will be defined at the end of the evaluation and listed in the certification report

#### 9.2 Literature

Table 27: Table of Criteria

| [ProtectionProfile] | Smartcard IC Platform Protection Profile                                               | BSI-PP-0002; Version 1.0,<br>July 2001 |
|---------------------|----------------------------------------------------------------------------------------|----------------------------------------|
| [AIS31]             | Functionality classes and evaluation methodology for physical random number generators | AIS31, Version1, 25.9.2001             |
| [CC]                | Common Criteria for Information<br>Technology Security Evaluation                      | Version 2.3, August 2005               |

#### 9.3 List of abbreviations

| AIS31 | "Anwendungshinweise und Interpretation | nen zu ITSEC und CC |
|-------|----------------------------------------|---------------------|
|       |                                        |                     |

Funktionalitaetsklassen und Evaluationsmethodologie fuer physikalische

Zufallszahlengeneratoren"

API Application Programming Interface

CC Common Criteria

CI Chip Identification Mode (STS-CI)

CIM Chip Identification Mode (STS-CI), same as CI

CPU Central Processing Unit
CRC Cyclic Redundancy Check
DPA Differential Power Analysis
DFA Differential Failure Analysis

ECC Error Correction Code
EDC Error Detection Code

EEPROM Electrically Erasable and Programmable Read Only Memory

EMA Electro magnetic analysis

HW Hardware

IC Integrated Circuit

|  | V1.2 | Date: 2007-02-20 | Page: 48/52 |  |
|--|------|------------------|-------------|--|
|--|------|------------------|-------------|--|



ID Identification
I/O Input/Output

IRAM Internal Random Access Memory

ITSEC Information Technology Security Evaluation Criteria

M Mechanism

MED Memory Encryption and Decryption

MMU Memory Management Unit

O Object

OS Operating system

VPLL Virtual Phase Locked Loop
PCD Proximity Coupling Device
PICC proximity integrated chip card

PROM Programmable Read Only Memory

RAM Random Access Memory

RMS Resource Management System
RNG Random Number Generator

ROM Read Only Memory

S Subject

SF Security function

SFR Special Function Register, as well as Security Functional Requirement

The specific meaning is given in the context

SPA Simple power analysis

STS Self Test Software

SW Software

SO Security objective

T Threat

TM Test Mode (STS)

TOE Target of Evaluation

TSC TOE Security Functions Control

UM User Mode (STS)

XRAM eXtended Random Access Memory

#### 9.4 Glossary

Application Program/Data Software which implements the actual TOE functionality

provided for the user or the data required for that purpose

Central Processing Unit Logic circuitry for digital information processing

Chip Integrated Circuit]

| V1.2 Date: 2007-02-20 Page: 49/52 |
|-----------------------------------|
|-----------------------------------|





Chip Identification Data

Data stored in the EEPROM containing the chip type, lot

number (including the production site), die position on wafer and production week and data stored in the ROM containing the

STS version number

Chip Identification Mode Operational status phase of the TOE, in which actions for

identifying the individual chip by transmitting the Chip

Identification Data take place

Controller IC with integrated memory, CPU and peripheral devices

Cyclic Redundancy Check Process for calculating checksums for error detection

Electrically Erasable and Programmable Read Only Memory (EEPROM)

Nonvolatile memory permitting electrical read and write

operations

End User Person in contact with a TOE who makes use of its operational

capability

Firmware Part of the software implemented as hardware

Hardware Physically present part of a functional system (item)

Integrated Circuit Component comprising several electronic circuits implemented

in a highly miniaturized device using semiconductor technology

Internal Random Access Memory RAM integrated in the CPU

Mechanism Logic or algorithm which implements a specific security function

in hardware or software

Memory Encryption and Decryption

Method of encoding/decoding data transfer between CPU and

memory

Memory Hardware part containing digital information (binary data)

Microprocessor CPU with peripherals

Object Physical or non-physical part of a system which contains

information and is acted upon by subjects

Operating System Software which implements the basic TOE actions necessary for

operation

Programmable Read Only Memory

Non-volatile memory which can be written once and then only

permits read operations

Random Access Memory Volatile memory which permits write and read operations

Random Number Generator Hardware part for generating random numbers

Read Only Memory Non-volatile memory which permits read operations only

Resource Management System Part of the firmware containing EEPROM programming routines,

AIS31 testbench etc.

Self Test Software Part of the firmware with routines for controlling the operating

state and testing the TOE hardware

|  | V1.2 | Date: 2007-02-20 | Page: 50/52 |
|--|------|------------------|-------------|
|--|------|------------------|-------------|





Security Function Part(s) of the TOE used to implement part(s) of the security

objectives

Security Target Description of the intended state for countering threats

Smart Card Plastic card in credit card format with built-in chip

Software Information (non-physical part of the system) which is required

to implement functionality in conjunction with the hardware

(program code)

Subject Entity, generally in the form of a person, who performs actions

Target of Evaluation Product or system which is being subjected to an evaluation

Test Mode Operational status phase of the TOE in which actions to test the

TOE hardware take place

Threat Action or event that might prejudice security

User Mode Operational status phase of the TOE in which actions intended

for the user takes place



# 10 Definition of the Security Functional Component FPT\_TST.2

The following additions are made to "TSF self test (FPT\_TST)" in Common Criteria:

Component levelling



FPT\_TST.1 TSF testing provides the ability to test the TSF's correct operation. These tests may be performed at start-up, periodically, at the request of the authorised user, or when other conditions are met. It also provides the ability to verify the integrity of TSF data and executable code.

FPT\_TST.2 Subset TOE security testing, provides the ability to test the correct operation of particular security functions or mechanisms. These tests may be performed at start-up, periodically, at the request of the authorised user, or when other conditions are met. It also provides the ability to verify the integrity of TSF data and executable code.

The security functional component family "Subset TOE testing (FPT\_TST.2)" is specified as follows.

**FPT\_TST.2** Subset TOE testing

Hierarchical to: No other components.

FPT\_TST.2.1 The TSF shall run a suite of self tests [selection: during initial start-

up, periodically during normal operation, at the request of the authorised user, and/or at the conditions [assignment: conditions under which self test should occur] to demonstrate the correct

operation of [assignment: functions and/or mechanisms].

Dependencies: FPT\_AMT.1 Abstract machine testing