Security Target Lite of

CIU9872B_01 C11
Secure Smart Card Chip

Version 1.1
Date 2016-11-2

CEC Huada Electronic Design Co., Ltd.
<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>2016.10.28: Derived from Security Target of CIU9872B_01 C11 Secure Smart Card Chip Version 0.7</td>
</tr>
<tr>
<td>1.1</td>
<td>2016.11.2: Add the reference in chapter 1.1.1</td>
</tr>
</tbody>
</table>
# Security Target Lite

## Content

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Abbreviation</td>
<td>5</td>
</tr>
<tr>
<td>Glossary</td>
<td>6</td>
</tr>
<tr>
<td>1ST INTRODUCTION</td>
<td>7</td>
</tr>
<tr>
<td>1.1 ST Reference and TOE Reference</td>
<td>7</td>
</tr>
<tr>
<td>1.1.1 ST Reference</td>
<td>7</td>
</tr>
<tr>
<td>1.1.2 TOE Reference</td>
<td>7</td>
</tr>
<tr>
<td>1.2 TOE Overview</td>
<td>8</td>
</tr>
<tr>
<td>1.2.1 Introduction</td>
<td>8</td>
</tr>
<tr>
<td>1.2.2 TOE usage and major security functionality</td>
<td>8</td>
</tr>
<tr>
<td>1.2.3 TOE type</td>
<td>9</td>
</tr>
<tr>
<td>1.2.4 Required non-TOE hardware/software/firmware</td>
<td>9</td>
</tr>
<tr>
<td>1.3 TOE Description</td>
<td>10</td>
</tr>
<tr>
<td>1.3.1 Physical Scope of TOE</td>
<td>10</td>
</tr>
<tr>
<td>1.3.2 Logical Scope of TOE</td>
<td>11</td>
</tr>
<tr>
<td>1.3.3 TOE Life Cycle</td>
<td>13</td>
</tr>
<tr>
<td>2. Conformance Claims</td>
<td>14</td>
</tr>
<tr>
<td>2.1 CC Conformance Claim</td>
<td>14</td>
</tr>
<tr>
<td>2.2 PP Claim</td>
<td>15</td>
</tr>
<tr>
<td>2.3 Package Claim</td>
<td>15</td>
</tr>
<tr>
<td>2.4 Conformance Claim Rationale</td>
<td>16</td>
</tr>
<tr>
<td>3. Security Problem Definition</td>
<td>16</td>
</tr>
<tr>
<td>3.1 Description of Assets</td>
<td>17</td>
</tr>
<tr>
<td>3.2 Threats</td>
<td>17</td>
</tr>
<tr>
<td>3.3 Organizational Security Policies</td>
<td>18</td>
</tr>
<tr>
<td>3.4 Assumptions</td>
<td>18</td>
</tr>
<tr>
<td>4. Security Objectives</td>
<td>18</td>
</tr>
<tr>
<td>4.1 Security Objectives for the TOE</td>
<td>19</td>
</tr>
<tr>
<td>4.2 Security Objectives for the Operational Environment</td>
<td>20</td>
</tr>
<tr>
<td>4.3 Security Objectives Rationale</td>
<td>20</td>
</tr>
<tr>
<td>5. Extended Components Definition</td>
<td>22</td>
</tr>
<tr>
<td>6. Security Requirements</td>
<td>22</td>
</tr>
<tr>
<td>6.1 Security Functional Requirements for the TOE</td>
<td>23</td>
</tr>
<tr>
<td>6.2 Security Assurance Requirements</td>
<td>31</td>
</tr>
</tbody>
</table>
### Abbreviation

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AHB</td>
<td>Advanced High-performance Bus</td>
</tr>
<tr>
<td>AMBA</td>
<td>Advanced Microcontroller Bus Architecture</td>
</tr>
<tr>
<td>APB</td>
<td>Advanced Peripheral Bus</td>
</tr>
<tr>
<td>CBC</td>
<td>Cipher Block Chaining</td>
</tr>
<tr>
<td>CC</td>
<td>Common Criteria</td>
</tr>
<tr>
<td>CMOS</td>
<td>Complementary Metal Oxide Semiconductor</td>
</tr>
<tr>
<td>CMS</td>
<td>Chip Management System</td>
</tr>
<tr>
<td>COS</td>
<td>Chip Operating System</td>
</tr>
<tr>
<td>CPU</td>
<td>Central Processing Unit</td>
</tr>
<tr>
<td>CRC</td>
<td>Cyclic Redundancy Check</td>
</tr>
<tr>
<td>CRT</td>
<td>Chinese Remainder Theorem</td>
</tr>
<tr>
<td>DES/TDES</td>
<td>Data Encryption Standard/Triple Data Encryption Standard</td>
</tr>
<tr>
<td>DFA</td>
<td>Differential Fault Analysis</td>
</tr>
<tr>
<td>DPA</td>
<td>Differential Power Analysis</td>
</tr>
<tr>
<td>ECB</td>
<td>Electronic Codebook</td>
</tr>
<tr>
<td>EDC</td>
<td>Error Data Check</td>
</tr>
<tr>
<td>EEPROM</td>
<td>Electrically Erasable Programmable Read-Only Memory</td>
</tr>
<tr>
<td>EMMU</td>
<td>Enhanced Memory Management Unit</td>
</tr>
<tr>
<td>FA</td>
<td>Fault Attack</td>
</tr>
<tr>
<td>GPIO</td>
<td>General Purpose IO</td>
</tr>
<tr>
<td>IC</td>
<td>Integrated Circuit</td>
</tr>
<tr>
<td>LD</td>
<td>Laser Detector</td>
</tr>
<tr>
<td>PKE</td>
<td>Public Key Engine</td>
</tr>
<tr>
<td>PP</td>
<td>Protection Profile</td>
</tr>
<tr>
<td>RAM</td>
<td>Random Access Memory</td>
</tr>
<tr>
<td>RG</td>
<td>Regulator</td>
</tr>
<tr>
<td>ROM</td>
<td>Read-Only Memory</td>
</tr>
<tr>
<td>RSA</td>
<td>Rivest-Shamir-Adleman</td>
</tr>
<tr>
<td>SAR</td>
<td>Security Assurance Requirements</td>
</tr>
<tr>
<td>SDL</td>
<td>Security Delay Latch</td>
</tr>
<tr>
<td>SFR</td>
<td>Security Functional Requirements</td>
</tr>
<tr>
<td>SPA</td>
<td>Simple Power Analysis</td>
</tr>
<tr>
<td>SPI</td>
<td>Serial Peripheral Interface</td>
</tr>
<tr>
<td>ST</td>
<td>Security Target</td>
</tr>
<tr>
<td>TOE</td>
<td>Target of Evaluation</td>
</tr>
<tr>
<td>TRNG</td>
<td>True Random Number Generator</td>
</tr>
</tbody>
</table>
Glossary

End-user
User of the composite product in phase 7.

IC Dedicated Software
IC dedicated software which is normally recognized as IC firmware, is developed by IC developer and embedded in a security IC. The IC dedicated software is mainly used for testing purpose (IC dedicated test software) but may provide additional services to facilitate usage of the hardware and/or to provide additional services (IC dedicated support software).

NVR
NVR is the abbreviation of Nov-Volatile Register, which is implemented by a special block of EEPROM. The special block of EEPROM will not occupy the address space which user can see.

Security IC
Composition of TOE, the security IC embedded software, user data and package (the security IC carrier).

Security IC Embedded Software
Security IC embedded software supplies the security IC application and standard services and normally is developed other than IC designer. The embedded software is designed in phase 1 and embedded into the security IC in phase 3 or later phases of the security IC product life-cycle.

Security IC Product
Integration of security IC and Embedded software is evaluated as composite target of evaluation in sense of supporting document.

TOE Delivery
The TOE is delivered in the period of either in form of wafers or sawn wafers (dice) after phase 3 or in form of packaged product after phase 4.
1 ST INTRODUCTION

This introduction chapter contains the following sections:
1.1 Security Target Reference and TOE Reference
1.2 TOE Overview
1.3 TOE Description

1.1 ST Reference and TOE Reference

1.1.1 ST Reference

“Security Target Lite of CIU9872B_01 C11 Secure Smart Card Chip, Version 1.0, 28 October 2016”


The Protection Profile and the Security Target are built on Common Criteria version 3.1.

Common Criteria version:

1.1.2 TOE Reference

The TOE is named “HED Secure Smart Card Chip CIU9872B_01 C11 with IC Dedicated Software”.

In this document the TOE is abbreviated to HED Secure Smart Card Chip CIU9872B_01 C11.
1.2 TOE Overview

1.2.1 Introduction

The TOE is the IC hardware with IC Dedicated Software which are stored in ROM and documentation describing the Instruction Set and the usage [7][8][9][10].

The main usage of the TOE is for financial applications. And the scope of the TOE includes the IC hardware and IC dedicated software which is constitutive of Chip Management System (CMS), cryptographic library and API library. CMS supports two functionalities, which are booting process controlling and chip module function testing. The cryptographic library implements the arithmetic function like RSA and TDES with cooperating of hardware. The API library includes random number generation function. The whole IC dedicated software is programmed with C language and assembly language.

The IC hardware is a microcontroller incorporating a central processing unit (CPU), memories accessible via an Enhanced Memory Management Unit (EMMU), cryptographic coprocessors, other security components and two communication interfaces. The CPU (ARM SC000) processor is a very low gate count, highly energy efficient processor for use in microcontroller and deeply embedded applications that require an area optimized processor for use in environments where security is an important consideration. On-chip memories are ROM, RAM and EEPROM. The EEPROM can be used as data and program memory. It consists of high reliable memory cells with data integrity check. The EEPROM is optimized for applications requiring high reliability for data and program code.

The documentation includes:
- CIU9872B_01 C11_Operational_User_Guidance (AGD_OPE) [7]
- CIU9872B_01 C11_Preparative_procedures (AGD_PRE) [8]
- CIU9872B_01 C11_Product_Datasheet [9]
- CIU9872B_01 C11_Crypto_library_User_Guide [10]

1.2.2 TOE usage and major security functionality

Since a security IC is intended to be used in a potential insecure environment, it must provide high security in particular when being used in the banking and finance market, electronic commerce or in governmental applications (such as banking, e-passport, social security, pay-TV and mobile payment applications). Hence the TOE shall maintain:
- The integrity and the confidentiality of code and data stored in its memories
- The memory access can be controlled by different chip modes
The integrity, the correct operation and the confidentiality of security functionality provided by the TOE

This is ensured by the construction of the TOE and its security functionality.

HED Secure Smart Card Chip CIU9872B_01 C11 provides hardware for an implementation of a smart card application with:

- ARM SC000 CPU with security mechanisms is a member of the ARM family of SecurCore 32-bit microprocessors supporting two modes: unprivileged and privileged
- Security detectors including high and low temperature detectors, internal and external frequency detectors, internal and external voltage detectors, internal and external glitch detectors, light detectors
- Active shielding that against physical attacks
- TDES(2 keys) with countermeasures against SPA, DPA, and FA
- Hardware coprocessor of asymmetric algorithms supports large integer arithmetic operations like modular multiplication, modular addition, modular subtraction, point addition and point doubling. These operations are used by software to realize the function of public key cryptography (RSA) with countermeasures against the attack of SPA, DPA and DFA
- Memory access controlled by EMMU
- Memory data encryption and address scrambling
- Data integrity check for RAM, ROM and EEPROM
- Bus polarity switching
- A highly reliable true random number generator compliant with PTG.2 class of AIS20[2011]
- A deterministic random number generator compliant with DRG.3 class of AIS20[2011]
- Test mode protection
- Self-test function
- Cyclic Redundancy Check (CRC) coprocessor

1.2.3 TOE type

The TOE is HED Secure Smart Card Chip CIU9872B_01 C11 with IC dedicated support software intended for use as a smart card IC.

1.2.4 Required non-TOE hardware/software/firmware

For use of the ISO/IEC14443 contactless interface an antenna is required. This antenna is connected to the antenna contacts of the TOE but is not part of the TOE
1.3 TOE Description

1.3.1 Physical Scope of TOE

A block diagram of the HED Secure Smart Card Chip CIU9872B_01 C11 is depicted in Figure 1.

Figure 1: Hardware Blocks of the TOE

The scope of the TOE includes the IC hardware, CMS, cryptographic library and API library.

Table 1: Components of the TOE scope

<table>
<thead>
<tr>
<th>Type</th>
<th>Name</th>
<th>Release</th>
<th>Date</th>
<th>Form of delivery</th>
</tr>
</thead>
<tbody>
<tr>
<td>IC Hardware</td>
<td>CIU9872B_01</td>
<td>C11</td>
<td>15 April 2016</td>
<td>Module</td>
</tr>
<tr>
<td>Security IC Dedicated Software</td>
<td>CMS</td>
<td>1.3</td>
<td>1 April 2016</td>
<td>In ROM</td>
</tr>
<tr>
<td></td>
<td>Cryptographic library</td>
<td>1.2</td>
<td>21 March 2016</td>
<td>In ROM</td>
</tr>
<tr>
<td></td>
<td>API library</td>
<td>1.1</td>
<td>24 May 2016</td>
<td>Lib file</td>
</tr>
</tbody>
</table>

The components of the TOE scope are listed in Table 1. The common components of the TOE are listed in Table 2:

Table 2: Common Components of the TOE
1.3.2 Logical Scope of TOE

1.3.2.1 Hardware Description

The hardware blocks of the TOE are shown in figure 1. The main blocks are described as following:

**CPU (SC000)**
The CPU used in the TOE is ARM SC000

**Memory**
10 kBytes RAM, 384 kBytes ROM and 48 kBytes EEPROM are presented in the TOE.

**EMMU**
Access control to RAM, ROM, EEPROM, and NVR is enforced by an Enhanced Memory Management Unit.

**Coprocessor**
- The TDES coprocessor supports TDES operations, ECB mode and CBC mode. The TDES is in 2-key operation with two 56-bit keys (112-bit)
- The PKE coprocessor supplies basic arithmetic functions to support implementation of asymmetric cryptographic algorithms (RSA) by the Security IC Embedded Software
- The CRC coprocessor provides CRC generation polynomial CRC-16 (\(X^{16} + X^{12} + X^5 + 1\))

**TRNG**
A highly reliable true random number generator compliant with PTG.2 class of...
Power (PWMU)
PWMU: Power management unit

Clock (CKMU)
CKMU: Clock management unit
The clock frequency of co-processors and CPU is configurable.

Other major components
- ISO/IEC 14443 Type A Interface
- ISO/IEC 7816 Interface
- GPIO
- Programmable timers
- Watchdog
- Reset management unit
- Detectors for extreme environmental conditions detection

The TOE can be configured by software using special function registers that influence the hardware behavior of the TOE. The registers shall be set according the corresponding software guidance [7].

For security reasons the data sheet and security guidance will not be published but only delivered to the security IC embedded software developer of the composite product. The TOE supports 2 chip modes, which are Test Mode and Application Mode. The end-user will receive TOE running in Application Mode with disabled test functionality. The hardware components are controlled by the Security IC Embedded Software via Special Function Registers. Special Function Registers are interrelated to the activities of the CPU, the Enhanced Memory Management Unit, interrupt control, I/O configuration, EEPROM, timers, the contactless interface and the coprocessors.

1.3.2.2 Software Description

The IC Dedicated Software including CMS, cryptographic library and API library. CMS is for booting process controlling.

DRNG
API library provides a deterministic random number generation API which is compliant with DRG.3.
1.3.3 TOE Life Cycle

The complex development and manufacturing processes of a Composite Product can be separated into seven distinct phases. The phases 2 and 3 of the Composite Product life cycle cover the IC development and production:

- IC Development (Phase 2)
  - IC design
  - IC Dedicated Software development
- The IC Manufacturing (Phase 3)
  - Integration and photomask fabrication
  - IC production
  - IC testing
  - Preparation and pre-personalization if necessary

The Composite Product life cycle phase 4 is included in the evaluation of the IC:

- The IC Packaging (Phase 4)
  - Security IC packaging (and testing)
  - Pre-personalization if necessary

In addition, four important stages have to be considered in the Composite Product life cycle:

- Security IC Embedded Software Development (Phase 1)
- The Composite Product finishing process, preparation and shipping to the personalization line for the Composite Product (Composite Product Integration Phase 5)
- The Composite Product personalization and testing stage where the User Data is loaded into the Security IC's memory (Personalization Phase 6)
- The Composite Product usage by its issuers and consumers (Operational Usage Phase 7) which may include loading and other management of applications in the field
The Security IC Embedded Software is developed outside the TOE development in Phase 1. The TOE is developed in Phase 2 and produced in Phase 3. After the packing in Phase 4, the TOE is delivered in form of modules.

2. Conformance Claims

This chapter is divided into the following sections:
2.1 CC Conformance Claim
2.2 PP Claim
2.3 Package Claim
2.4 Conformance Claim Rationale

2.1 CC Conformance Claim

This Security Target and the TOE claims conformance to version 3.1 of Common Criteria for Information Technology Security Evaluation according to:
For the evaluation the following methodology will be used:


This Security Target claims to be CC Part 2 extended and CC Part 3 conformant. The extended Security Functional Requirements are defined in chapter 5.

2.2 PP Claim

This Security Target is strict compliant to the Protection Profile:

- Security IC Platform Protection Profile, Version 1.0, 13.01.2014, registered and certified by Bundesamt für Sicherheit in der Informationstechnik (BSI) under the reference BSI-PP-0084

The short term for this Protection Profile used in this document is “BSI-PP-0084” or “PP”.

Since the Security Target claims conformance to this PP, the concepts are used in the same sense. For the definition of terms refer to the BSI-PP-0084. These terms also apply to this Security Target.

The TOE provides additional functionality, which is not covered in PP. In accordance with Application Note 4 of the BSI-PP-0084, this additional functionality is added using the policy “P.Crypto-Service” (see Section 3.3 of this Security Target for details).

This ST does not claim conformance to any other protection profile.

2.3 Package Claim

This Security Target claims conformance to the assurance package EAL5 augmented. The augmentations to EAL5 are ALC_DVS.2 and AVA_VAN.5.
This Security Target claims conformance with the Security IC Platform Protection Profile 0084.

The assurance level for this Security Target is EAL5 augmented with AVA_VAN.5 and ALC_DVS.2. This assurance level conforms to the Security IC Platform Protection Profile.

Note: The BSI-PP-0084 “Security IC Protection Profile” to which this Security Target claims conformance (for details refer to section 2.3) requires assurance level EAL4 augmented. The changes, which are needed for EAL5, are described in the relevant sections of this Security Target.

2.4 Conformance Claim Rationale

This Security Target claims strict conformance to the Security IC Platform Protection Profile (BSI-PP-0084).

The TOE type defined in this Security Target is smart card IC which is consistent with the TOE definition in Security IC Platform Protection Profile.

All sections of this Security Target, in which security problem definition, objectives and security requirements are defined, clearly state which of these items are taken from PP and which are added in this Security Target. Therefore this is not repeated here. Moreover, all additionally stated items in this Security Target do not contradict the items included from the BSI-PP-0084 (see the respective sections in this document). The operations done for the SFRs taken from PP are also clearly indicated.

The evaluation assurance level claimed for this target (EAL5+) is shown in section 6.2 to include respectively exceed the requirements claimed by the BSI-PP-0084.

These considerations show that the Security Target correctly claims strict conformance to PP.

3. Security Problem Definition

This Security Target claims conformance to the BSI-PP-0084 “Security IC Protection Profile”. Assets, threats, assumptions and organizational security policies are taken from PP. This chapter lists these assets, threats, assumptions and organizational security policies, and describes extensions to these elements in detail.
3.1 Description of Assets

The assets of the TOE are all assets described in section 3.1 of “Security IC Platform Protection Profile”.

3.2 Threats

Since this Security Target claims strict conformance to the BSI-PP-0084 “Security IC Protection Profile” the threats defined in section 3.2 of PP are valid for this Security Target. The threats defined in PP are listed below in Table 3:

<table>
<thead>
<tr>
<th>Name</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>T.Leak-Inherent</td>
<td>Inherent Information Leakage</td>
</tr>
<tr>
<td>T.Phys-Probing</td>
<td>Physical Probing</td>
</tr>
<tr>
<td>T.Malfunction</td>
<td>Malfunction due to Environmental Stress</td>
</tr>
<tr>
<td>T.Phys-Manipulation</td>
<td>Physical Manipulation</td>
</tr>
<tr>
<td>T.Leak-Forced</td>
<td>Forced Information Leakage</td>
</tr>
<tr>
<td>T.Abuse-Func</td>
<td>Abuse of Functionality</td>
</tr>
<tr>
<td>T.RND</td>
<td>Deficiency of Random Numbers</td>
</tr>
</tbody>
</table>

The TOE provides access control to the memories and to hardware resources.

The TOE shall avert the threat “Unauthorized Memory or Hardware Access (T.Unauthorized-Access)” as specified below.

T.Unauthorized-Access Unauthorized Memory or Hardware Access

Adverse action: An attacker may try to read, modify or execute code or data stored in restricted memory areas. And or an attacker may try to access or operate hardware resources that are restricted by executing code.

Threat agent: Attacker

Asset: Execution of code or data belonging to the Security IC Dedicated Software

Table 4: Additional threats averted by the TOE

<table>
<thead>
<tr>
<th>Name</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>T.Unauthorized-Access</td>
<td>Unauthorized Memory or Hardware Access</td>
</tr>
</tbody>
</table>
3.3 Organizational Security Policies

Since this Security Target claims strict conformance to the BSI-PP-0084 “Security IC Protection Profile” the policy P.Process-TOE “Protection during TOE Development and Production” in PP is applied here as well.

In accordance with Application Note 5 in PP there is one additional policy defined in this Security Target as detailed below.

The TOE provides specific security functionality, which can be used by the Security IC Embedded Software. In the following, specific security functionality is listed, which is not derived from threats identified for the TOE’s environment. It can only be decided in the context of the application against which threats the Security IC Embedded Software will use this specific security functionality.

The IC Developer/Manufacturer therefore applies the policies as specified below:

<table>
<thead>
<tr>
<th>Policy</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>P.Crypto-Service</td>
<td>Cryptographic services of the TOE</td>
</tr>
</tbody>
</table>

The TOE provides secure hardware based cryptographic services for the IC Embedded Software:

- TDES encryption and decryption
- RSA

3.4 Assumptions

Since this Security Target claims strict conformance to the BSI-PP-0084 “Security IC Protection Profile” the assumptions defined in section 3.4 of PP are valid for this Security Target. The following table lists these assumptions.

<table>
<thead>
<tr>
<th>Name</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>A.Process-Sec-IC</td>
<td>Protection during Packaging, Finishing and Personalization</td>
</tr>
<tr>
<td>A.Resp-Appl</td>
<td>Treatment of User Data</td>
</tr>
</tbody>
</table>

4. Security Objectives

This chapter contains the following sections: “Security Objectives for the TOE”, “Security Objectives for the Security IC Embedded Software development Environment”, “Security Objectives for the Operational Environment” and “Security Objectives Rationale”. 
4.1 Security Objectives for the TOE

The TOE shall provide the following security objectives, which are taken from the BSI-PP-0084 “Security IC Protection Profile”.

Table 6 : Security objectives defined in the BSI-PP-0084

<table>
<thead>
<tr>
<th>Name</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>O.Leak-Inherent</td>
<td>Protection against Inherent Information Leakage</td>
</tr>
<tr>
<td>O.Phys-Probing</td>
<td>Protection against Physical Probing</td>
</tr>
<tr>
<td>O.Malfunction</td>
<td>Protection against Malfunctions</td>
</tr>
<tr>
<td>O.Phys-Manipulation</td>
<td>Protection against Physical Manipulation</td>
</tr>
<tr>
<td>O.Leak-Forced</td>
<td>Protection against Forced Information Leakage</td>
</tr>
<tr>
<td>O.Abuse-Func</td>
<td>Protection against Abuse of Functionality</td>
</tr>
<tr>
<td>O.Identification</td>
<td>TOE Identification</td>
</tr>
<tr>
<td>O.RND</td>
<td>Random Numbers</td>
</tr>
</tbody>
</table>

The following additional security objectives are defined based on package functionality provided by the TOE as specified below:

O.TDES TDES Functionality

The TOE shall provide the cryptographic functionality to calculate a Triple DES encryption and decryption to the Security IC Embedded Software. The TOE supports directly the calculation of TDES with up to two keys.

Note: The TOE will ensure the confidentiality of the User Data (and especially cryptographic keys) during Triple DES operation. This is supported by O.Leak-Inherent.

O.RSA RSA functionality

The TOE shall provide cryptographic functionality to perform an RSA encryption and decryption with key lengths up to 2048 bits to the Security IC Embedded Software.

Regarding Application Notes 8 and 9 in PP the following additional security objectives are defined based on additional functionality provided by the TOE as specified below:

O.MEM-ACCESS Area based Memory Access Control

Access by processor instructions to memory areas is
controlled by the TOE. The TOE decides based on the area access permissions control of the Memory Management Unit.

### 4.2 Security Objectives for the Operational Environment

The following security objectives for the operational environment are specified according to the BSI-PP-0084 “Security IC Protection Profile”.

<table>
<thead>
<tr>
<th>Security objective</th>
<th>Description</th>
<th>Applies to phase…</th>
</tr>
</thead>
<tbody>
<tr>
<td>OE.Process-Sec-IC</td>
<td>Protection during composite product</td>
<td>TOE delivery up to the end of phase 6</td>
</tr>
<tr>
<td></td>
<td>manufacturing</td>
<td></td>
</tr>
</tbody>
</table>

Appropriate “Protection during Packaging, Finishing and Personalization (OE.Process-Sec-IC)” must be ensured after TOE Delivery up to the end of Phases 6, as well as during the delivery to Phase 7 as specified below.

**OE.Process-Sec-IC**

Protection during composite product manufacturing

Security procedures shall be used after TOE Delivery up to delivery to the end-consumer to maintain confidentiality and integrity of the TOE and of its manufacturing and test data (to prevent any possible copy, modification, retention, theft or unauthorized use).

### 4.3 Security Objectives Rationale

Section 4.4 in the BSI-PP-0084 “Security IC Protection Profile” provides a rationale how the assumptions, threats, and organizational security policies are addressed by the objectives that are specified in the BSI-PP-0084. Table 8 reproduces the table in section 4.4 of PP.

<table>
<thead>
<tr>
<th>Assumption, Threat or Organizational Security Policy</th>
<th>Security Objective</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>A.Resp-Appl</td>
<td>OE.Resp-Appl</td>
<td>Phase 1</td>
</tr>
<tr>
<td>P.Process-TOE</td>
<td>O.Identification</td>
<td>Phase 2 – 3 optional Phase 4</td>
</tr>
<tr>
<td>A.Process-Sec-IC</td>
<td>OE.Process-Sec-IC</td>
<td>Phase 5 – 6 optional Phase 4</td>
</tr>
<tr>
<td>T.Leak-Inherent</td>
<td>O.Leak-Inherent</td>
<td></td>
</tr>
<tr>
<td>T.Phys-Probing</td>
<td>O.Phys-Probing</td>
<td></td>
</tr>
</tbody>
</table>
The following table provides the justification for the additional security objectives. They are in line with the security objectives of the BSI-PP-0084 and supplement these according to the additional threats and organizational security policies.

Table 9 provides the justification for the additional security objectives. They are in line with the security objectives of PP and supplement these according to the additional assumptions, threat and organizational security policy.

**Table 9 : Additional Security Objectives versus Assumptions, Threats or Policies**

<table>
<thead>
<tr>
<th>Assumption, Threat or OSP</th>
<th>Security Objective</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>T.Unauthorized-Access</td>
<td>O.Mem-Access</td>
<td></td>
</tr>
<tr>
<td>P.Crypto-Service</td>
<td>O.TDES</td>
<td></td>
</tr>
<tr>
<td></td>
<td>O.RSA</td>
<td></td>
</tr>
</tbody>
</table>

The justification of the additional policy, threat and assumption is given in the following description.

The justification related to the threat “Unauthorized Memory or Hardware Access (T.Unauthorized-Access)” is as follows:

According to O.Mem-Access the TOE must enforce the partitioning of memory areas so that access to memory areas is controlled. Restrictions are controlled by the EMMU. Thereby security violations caused by accidental or deliberate access to restricted data (which may include code) can be prevented (refer to T.Unauthorized-Access). The threat T.Unauthorized-Access is therefore removed if the objective is met.

The justification related to the security objectives O.TDES, O.RSA is as follows: Since these objectives require the TOE to implement exactly the same specific security functionality as required by P.Crypto-Service, the organizational security policy is covered by the objectives.

The justification of the additional policy and the additional assumptions show that they do not contradict to the rationale already given in the BSI-PP-0084 for the assumptions, policy and threats defined there.
5. Extended Components Definition

There are four extended components defined and described for the TOE:

- the family FCS_RNG at the class FCS Cryptographic Support
- the family FMT_LIM at the class FMT Security Management
- the family FAU_SAS at the class FAU Security Audit
- the family FDP_SDC at the class FDP User data protection

The extended components FCS_RNG, FMT_LIM, FAU_SAS and FDP_SDC are defined and described in the BSI-PP-0084 section 5.

6. Security Requirements

This part of the Security Target defines the detailed security requirements that shall be satisfied by the TOE. The statement of TOE security requirements shall define the functional and assurance security requirements that the TOE needs to satisfy in order to meet the security objectives for the TOE. This chapter consists of the sections “Security Functional Requirements”, “Security Assurance Requirements” and “Security Requirements Rationale”.

The CC allows several operations to be performed on security requirements (on the component level); refinement, selection, assignment, and iteration are defined in paragraph 8.1 of Part 1 of the CC [1]. These operations are used in the PP [6] and in this Security Target, respectively.

The refinement operation is used to add details to requirements, and, thus, further restricts a requirement. Refinements of security requirements are denoted in such a way that added words are in bold text and changed words are crossed out.

The selection operation is used to select one or more options provided by the PP [6] or CC in stating a requirement. Selections having been made are denoted as italic text.

The assignment operation is used to assign a specific value to an unspecified parameter, such as the length of a password. Assignments having been made are denoted by showing as italic text.
6.1 Security Functional Requirements for the TOE

The security functional requirements (SFR) for the TOE are defined and described in PP section 6.1 and in the following description.

The Table 10 provides an overview of the functional security requirements of the TOE, defined in PP section 6.1. In the last column it is marked if the requirement is refined. The refinements are also valid for this ST.

Table 10 : Security functional requirements defined in PP

<table>
<thead>
<tr>
<th>SFR</th>
<th>Title</th>
<th>Refined in PP</th>
</tr>
</thead>
<tbody>
<tr>
<td>FRU_FLT.2</td>
<td>Limited fault tolerance</td>
<td>Yes</td>
</tr>
<tr>
<td>FPT_FLS.1</td>
<td>Failure with preservation of secure state</td>
<td>Yes</td>
</tr>
<tr>
<td>FMT_LIM.1</td>
<td>Limited capabilities</td>
<td>No</td>
</tr>
<tr>
<td>FMT_LIM.2</td>
<td>Limited availability</td>
<td>No</td>
</tr>
<tr>
<td>FAU_SAS.1</td>
<td>Audit storage</td>
<td>No</td>
</tr>
<tr>
<td>FPT_PHP.3</td>
<td>Resistance to physical attack</td>
<td>Yes</td>
</tr>
<tr>
<td>FDP_SDI.2</td>
<td>Stored data integrity monitoring and action</td>
<td>No</td>
</tr>
<tr>
<td>FDP_SDC.1</td>
<td>Stored data confidentiality</td>
<td>No</td>
</tr>
<tr>
<td>FDP_ITT.1</td>
<td>Basic internal transfer protection</td>
<td>Yes</td>
</tr>
<tr>
<td>FPT_ITT.1</td>
<td>Basic internal TSF data transfer protection</td>
<td>Yes</td>
</tr>
<tr>
<td>FDP_IFC.1</td>
<td>Subset information flow control</td>
<td>No</td>
</tr>
<tr>
<td>FCS_RNG.1</td>
<td>Quality metric for random numbers</td>
<td>No</td>
</tr>
</tbody>
</table>

**FPT_FLS.1**

*Failure with preservation of secure state*

Hierarchical to: No other components.

Dependencies: No dependencies.

**FPT_FLS.1.1**

The TSF shall preserve a secure state when the following types of failures occur: *exposure to operating conditions which may not be tolerated according to the requirement Limited fault tolerance (FRU_FLT.2) and where therefore a malfunction could occur*.1

Application note: The failures will cause an alarm signals to be triggered, which will result in a special function register bit to be set and a reset (secure state).

---

1 [assignment: list of types of failures in the TSF]
FPT_PHP.3  Resistance to physical attack
Hierarchical to: No other components.
Dependencies: No dependencies.
FPT_PHP.3.1 The TSF shall resist physical manipulation and physical probing\(^1\) to the TSF\(^2\) by responding automatically such that the SFRs are always enforced.

Application note: If a physical manipulation or physical probing attack is detected, an alarm will be automatically triggered by the hardware, which will cause the chip to be reset.

The Table 11 provides an overview about the augmented security functional requirements, which are added additional to the TOE and defined in this ST. All requirements are taken from Common Criteria Part 2 [2].

<table>
<thead>
<tr>
<th>SFR</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>FDP_ACC.1</td>
<td>Subset access control</td>
</tr>
<tr>
<td>FDP_ACF.1</td>
<td>Security attribute based access control</td>
</tr>
<tr>
<td>FCS_COP.1</td>
<td>Cryptographic support</td>
</tr>
</tbody>
</table>

All assignments and selections of the security functional requirements of the TOE are done in PP and in the following description.

The above marked extended components FMT_LIM.1 and FMT_LIM.2 are introduced in PP to define the IT security functional requirements of the TOE as an additional family (FMT_LIM) of the Class FMT (Security Management). This family describes the functional requirements for the Test Features of the TOE. The new functional requirements were defined in the class FMT because this class addresses the management of functions of the TSF.

The additional component FAU.SAS is introduced to define the security functional requirements of the TOE of the Class FAU (Security Audit). This family describes the functional requirements for the storage of audit data and is described in the following.

- **FAU_SAS**

To define the security functional requirements of the TOE an additional family (FAU_SAS) of the Class FAU (Security Audit) is defined here. This family describes the functional requirements for the storage of audit data. It has a more general approach than FAU_GEN, because it does not necessarily require the data to be

\(^1\) [assignment: physical tampering scenarios]
\(^2\) [assignment: list of TSF devices/elements]
generated by the TOE itself and because it does not give specific details of the content of the audit records.

The TOE shall meet the requirement “Audit storage (FAU_SAS.1)” as specified below (Common Criteria Part 2 extended).

**FAU_SAS.1**  
**Audit Storage**  
Hierarchical to: No other components  
Dependencies: No dependencies

**FAU_SAS.1.1**  
The TSF shall provide the test process before TOE Delivery\(^1\) with the capability to store the Initialization Data and/or Pre-personalization Data and/or supplements of the Security IC Embedded Software\(^2\) in the EEPROM\(^3\)

- **FCS_RNG.1**

The TOE shall meet the requirement “Quality metric for random numbers (FCS_RNG.1)” as specified below (Common Criteria Part 2 extended).

**FCS_RNG.1[PTG.2]**  
**Random Number Generation (Class PTG.2)**  
Hierarchical to: No other components  
Dependencies: No dependencies

**Note:**  
The definition of the Security Functional Requirement FCS_RNG.1 has been taken from [5]

**Note:**  
The functional requirement FCS_RNG.1 is a refinement of FCS_RNG.1 defined in PP [6] according to [5]

**FCS_RNG.1.1[PTG.2]**  
The TSF shall provide a physical\(^4\) random number generator that implements:

\[(PTG.2.1)\] A total failure test detects a total failure of entropy source immediately when the RNG has started. When a total failure is detected, no random numbers will be output.

\[(PTG.2.2)\] If a total failure of the entropy source occurs while the RNG is being operated, the RNG prevents the output of any internal random number that depends on some raw random numbers that have been generated after the total failure of the entropy source\(^5\).

---

\(^1\) [assignment: list of subjects]  
\(^2\) [assignment: list of audit information]  
\(^3\) [assignment: type of persistent memory]  
\(^4\) [selection: physical, non-physical true, deterministic, hybrid physical, hybrid deterministic]  
\(^5\) [selection: prevents the output of any internal random number that depends on some raw random numbers that]
(PTG.2.3) The online test shall detect non-tolerable statistical defects of the raw random number sequence (i) immediately when the RNG has started, and (ii) while the RNG is being operated. The TSF must not output any random numbers before the power-up online test has finished successfully or when a defect has been detected.

(PTG.2.4) The online test procedure shall be effective to detect non-tolerable weaknesses of the random numbers soon.

(PTG.2.5) The online test procedure checks the quality of the raw random number sequence. It is triggered at regular intervals or continuously\(^1\). The online test is suitable for detecting non-tolerable statistical defects of the statistical properties of the raw random numbers within an acceptable period of time\(^2\).

FCS_RNG.1.2[PTG.2] The TSF shall provide octets of bits\(^3\) that meet:

(PTG.2.6) Test procedure A\(^4\) does not distinguish the internal random numbers from output sequences of an ideal RNG.

(PTG.2.7) The average Shannon entropy per internal random bit exceeds 0.997.

FCS_RNG.1[DRG.3] Random number generation (Class DRG.3)

FCS_RNG.1.1[DRG.3] The TSF shall provide a deterministic\(^5\) random number generator that implements:

(DRG.3.1) If initialized with a random seed using PTRNG of class PTG.2 as random source\(^6\), the internal state of the RNG shall have 128bits entropy\(^7\).

(DRG.3.2) The RNG provides forward secrecy.

(DRG.3.3) The RNG provides backward secrecy even if the current internal state is known\(^8\).

FCS_RNG.1.2[DRG.3] The TSF shall provide random numbers that meet:

(DRG.3.4) The RNG initialized with a random seed using PTRNG of class PTG.2\(^9\) generates output for which \([2^{40}]^{10}\) strings of

---

\(^1\) [selection: externally, at regular intervals, continuously, applied upon specified internal events]
\(^2\) [assignment: list of security capabilities]
\(^3\) [assignment: bits, octets of bits, numbers [assignment: format of the numbers]]
\(^4\) [assignment: additional standard test suites] Note: according §295 in \([5]\) the assignment may be empty
\(^5\) [selection: physical, non-physical true, deterministic, hybrid physical, hybrid deterministic]
\(^6\) [assignment: amount of entropy], have [assignment: work factor], require [assignment: guess work]]
\(^7\) [assignment: other requirements for seeding]]
\(^8\) [assignment: list of security capabilities]
\(^9\) [assignment: requirements for seeding]
\(^10\)[assignment: number of strings]
Statistical test suites cannot practically distinguish the random numbers from output sequences of an ideal RNG. The random numbers must pass test procedure $A^2$.

By this, all assignment/selection operations are performed. This Security Target does not perform any other/further operations than stated in [8].

Considering Application Note 12 of the PP [6] in the following paragraphs the additional functions for cryptographic support and access control are defined. These SFRs are not required by the PP [6].

Regarding Application Note 15 of the PP [6] generation of additional audit data is not defined for “Limited fault tolerance” (FRU_FLT.2) and “Failure with preservation of secure state” (FPT_FLS.1).

**Memory access control**

The TOE provides Area based Memory Access Control.

The security service being provided is described in the Security Function Policy (SFP) Memory Access Control Policy. The security functional requirement “Subset access control (FDP_ACC.1)” requires that this policy is in place and defines the scope where it applies. The security functional requirement “Security attribute based access control (FDP_ACF.1)” defines security attribute usage and characteristics of policies. It describes the rules for the function that implements the Security Function Policy (SFP) as identified in FDP_ACC.1. The decision whether an access is permitted or not is taken based upon area based access permission control. The permission control information is evaluated “on-the-fly” by the hardware so that access is granted or denied.

The following Security Function Policy (SFP) Memory Access Control Policy is defined for the requirement “Security attribute based access control (FDP_ACF.1)”:

**Memory Access Control Policy**

The TOE shall control read, write and execute accesses of software running at different mode (CMS mode, user mode) and different CPU modes (privilege and unprivilege) on data including code stored in memory areas and special function registers.

The TOE shall meet the requirement “Subset access control (FDP_ACC.1)” as

---

1 [assignment: probability]
2 [assignment: a defined quality metric]
specified below.

**FDP_ACC.1**  **Subset access control**
Hierarchical to: No other components
Dependencies: FDP_ACF.1 Security attribute based access control
FDP_ACC.1.1 The TSF shall enforce the *Memory Access Control Policy*\(^1\) on *all subjects: privileged and unprivileged software, all objects: defined regions in memory and all the operations: read, write, execute defined in the Memory Access Control Policy*\(^2\).

The TOE shall meet the requirement “Security attribute based access control (FDP_ACF.1)” as specified below.

**FDP_ACF.1**  **Security attribute based access control**
Hierarchical to: No other components
Dependencies: FDP_ACC.1 Subset access control FMT_MSA.3 Static attribute initialization
FDP_ACF.1.1 The TSF shall enforce the *Memory Access Control Policy*\(^3\) to objects based on the following: *all subjects and objects and the attributes chip mode, the EMMU access permission control, the Special Function Registers to control the access permission and the Special Function Registers related to system management*\(^4\).

FDP_ACF.1.2 The TSF shall enforce the following rules to determine if an operation among controlled subjects and controlled objects is allowed: *evaluate the corresponding permission control information of the relevant memory range during the access so that accesses to be denied cannot be utilized by the subject attempting to perform the operation*\(^5\).

FDP_ACF.1.3 The TSF shall explicitly authorize access of subjects to objects based on the following additional rules: *none*\(^6\)

FDP_ACF.1.4 The TSF shall explicitly deny access of subjects to objects based on the following additional rules: *none*\(^7\)

**Cryptographic Support**

\(^1\) [assignment: access control SFP]

\(^2\) [assignment: list of subjects, objects, and operations among subjects and objects covered by the SFP]

\(^3\) [assignment: access control SFP]

\(^4\) [assignment: list of subjects and objects controlled under the indicated SFP, and for each, the SFP-relevant security attributes, or named groups of SFP-relevant security attributes]

\(^5\) [assignment: rules governing access among controlled subjects and controlled objects using controlled operations on controlled objects]

\(^6\) [assignment: rules, based on security attributes, that explicitly authorise access of subjects to objects]

\(^7\) [assignment: rules, based on security attributes, that explicitly authorise access of subjects to objects]
FCS_COP.1 Cryptographic operation requires a cryptographic operation to be performed in accordance with a specified algorithm and with a cryptographic key of specified sizes. The specified algorithm and cryptographic key sizes can be based on an assigned standard.

The following additional specific security functionality is implemented in the TOE:

- Triple Data Encryption Standard (TDES) with 112 bit key size
- Rivest-Shamir-Adleman (RSA)

**TDES Operation**

The TDES Operation of the TOE shall meet the requirement “Cryptographic operation (FCS_COP.1)” as specified below.

**FCS_COP.1[TDES]**

**Hierarchical to:**
No other components.

**Dependencies:**
[FDP_ITC.1 Import of user data without security attributes, or FDP_ITC.2 Import of user data with security attributes, or FCS_CKM.1 Cryptographic key management], FCS_CKM.4 Cryptographic key destruction

**FCS_COP.1.1[TDES]**

The TSF shall perform encryption and decryption\(^1\) in accordance with a specified cryptographic algorithm TDES in ECB/CBC mode\(^2\) and cryptographic key sizes 112 bit\(^3\) that meet the following NIST SP800-67\(^17\) and NIST SP800-38A\(^18\).

**Rivest-Shamir-Adleman (RSA) operation**

The Modular Arithmetic Operation of the TOE shall meet the requirement “Cryptographic operation (FCS_COP.1)” as specified below.

**FCS_COP.1[RSA]**

**Hierarchical to:**
No other components.

**Dependencies:**
[FDP_ITC.1 Import of user data without security attributes, or FDP_ITC.2 Import of user data with security attributes, or FCS_CKM.1 Cryptographic key management], FCS_CKM.4 Cryptographic key destruction

---

\(^1\) [assignment: list of cryptographic operations]

\(^2\) [assignment: cryptographic algorithm]

\(^3\) [assignment: cryptographic key sizes]

\(^4\) [assignment: list of standards]
The TSF shall perform encryption, decryption in accordance with a specified cryptographic algorithm Rivest-Shamir-Adleman (RSA) and cryptographic key sizes from 512 to 2048 bits that meet the following: RSA standard [16].

Application Notes: The key length is determined by user based on application requirements. User shall assure the security in the application.

**Data Integrity**

The TOE shall meet the requirement “Stored data integrity monitoring and action (FDP_SDI.2)” as specified below.

**FDP_SDI.2**

Hierarchical to: FDP_SDI.1 Stored data integrity monitoring

**FDP_SDI.2.1**

The TSF shall monitor user data stored in containers controlled by the TSF for inconsistencies between stored data and corresponding EDC on all objects, based on the following attributes: EDC value for the RAM, ROM and EEPROM.

**FDP_SDI.2.2**

Upon detection of a data integrity error, the TSF shall adjust the memory operation.

Dependencies: No dependencies

Refinement: Each memory block is considered as one container and the adjustment is done for one complete memory block.

**Data Confidentiality**

**FDP_SDC.1**

Hierarchical to: No other components.

Dependencies: No dependencies.

FDP_SDC.1.1 The TSF shall ensure the confidentiality of the information of the user data while it is stored in the EEPROM, ROM.

---

1 [assignment: list of cryptographic operations]
2 [assignment: cryptographic algorithm]
3 [assignment: cryptographic key sizes]
4 [assignment: list of standards]
5 [assignment: integrity errors]
6 [assignment: user data attributes]
7 [assignment: action to be taken]
6.2 Security Assurance Requirements

The evaluation assurance level is EAL5 augmented with ALC_DVS.2 and AVA_VAN.5. In the following table, the security assurance requirements are given.

<table>
<thead>
<tr>
<th>Aspect</th>
<th>Acronym</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Development</td>
<td>ADV_ARC.1</td>
<td>Security Architecture design</td>
</tr>
<tr>
<td></td>
<td>ADV_FSP.5</td>
<td>Functional specification</td>
</tr>
<tr>
<td></td>
<td>ADV_IMP.1</td>
<td>Implementation representation</td>
</tr>
<tr>
<td></td>
<td>ADV_INT.2</td>
<td>TSF internals</td>
</tr>
<tr>
<td></td>
<td>ADV_TDS.4</td>
<td>TOE design</td>
</tr>
<tr>
<td>Guidance Documents</td>
<td>AGD_OPE.1</td>
<td>Operational user guidance</td>
</tr>
<tr>
<td></td>
<td>AGD_PRE.1</td>
<td>Preparative procedures</td>
</tr>
<tr>
<td>Life-Cycle Support</td>
<td>ALC_CMC.4</td>
<td>CM capabilities</td>
</tr>
<tr>
<td></td>
<td>ALC_CMS.5</td>
<td>CM scope</td>
</tr>
<tr>
<td></td>
<td>ALC_DEL.1</td>
<td>Delivery procedures</td>
</tr>
<tr>
<td></td>
<td>ALC_DVS.2</td>
<td>Development security</td>
</tr>
<tr>
<td></td>
<td>ALC_LCD.1</td>
<td>Life-cycle definition</td>
</tr>
<tr>
<td></td>
<td>ALC_TAT.2</td>
<td>Tools and techniques</td>
</tr>
<tr>
<td>Security Target Evaluation</td>
<td>ASE_CCL.1</td>
<td>Conformance claims</td>
</tr>
<tr>
<td></td>
<td>ASE_ECD.1</td>
<td>Extended components definition</td>
</tr>
<tr>
<td></td>
<td>ASE_INT.1</td>
<td>ST introduction</td>
</tr>
<tr>
<td></td>
<td>ASE_OBJ.2</td>
<td>Security objectives</td>
</tr>
<tr>
<td></td>
<td>ASE_REQ.2</td>
<td>Derived security requirements</td>
</tr>
<tr>
<td></td>
<td>ASE_SPD.1</td>
<td>Security problem definition</td>
</tr>
<tr>
<td></td>
<td>ASE_TSS.1</td>
<td>TOE summary specification</td>
</tr>
<tr>
<td>Tests</td>
<td>ATE_COV.2</td>
<td>Analysis of coverage</td>
</tr>
<tr>
<td></td>
<td>ATE_DPT.3</td>
<td>Depth</td>
</tr>
<tr>
<td></td>
<td>ATE_FUN.1</td>
<td>Functional testing</td>
</tr>
<tr>
<td></td>
<td>ATE_IND.2</td>
<td>Independent testing - sample</td>
</tr>
<tr>
<td>Vulnerability</td>
<td>AVA_VAN.5</td>
<td>Advanced methodical vulnerability</td>
</tr>
</tbody>
</table>

1 [assignment: memory area]
6.3 Security Requirements Rationale

6.3.1 Rationale for the Security Functional Requirements

The security functional requirements rationale of the TOE are defined and described in PP section 6.3 for the following security functional requirements: FDP_ITT.1, FDP_IFC.1, FPT_ITT.1, FPT_PHP.3, FDP_SDL.2, FDP_SDC.1, FPT_FLS.1, FRU_FLT.2, FMT_LIM.1, FMT_LIM.2, FCS_RNG.1, and FAU_SAS.1.

The security functional requirements FDP_ACC.1, FDP_ACF.1, and FCS_COP.1 are defined in the following description:

Table 13: Rational for additional SFR in the ST

<table>
<thead>
<tr>
<th>Objective</th>
<th>TOE Security Functional Requirements</th>
</tr>
</thead>
<tbody>
<tr>
<td>O.TDES</td>
<td>- FCS_COP.1[TDES] “Cryptographic operation”</td>
</tr>
<tr>
<td>O.RSA</td>
<td>- FCS_COP.1[RSA] “Cryptographic operation”</td>
</tr>
<tr>
<td>O.Mem-Access</td>
<td>- FDP_ACC.1 “Subset access control”</td>
</tr>
<tr>
<td></td>
<td>- FDP_ACF.1 “Security attribute based access control”</td>
</tr>
</tbody>
</table>

The table above gives an overview, how the security functional requirements are combined to meet the security objectives. The detailed justification is given in the following:

The security functional requirement(s) “Cryptographic operation (FCS_COP.1)” exactly requires those functions to be implemented which are demanded by O.TDES and O.RSA. Therefore, FCS_COP.1[RSA] is suitable to meet the security objective.

The usage of cryptographic algorithms requires the use of appropriate keys. Otherwise these cryptographic functions do not provide security. The keys have to be unique with a very high probability, and must have a certain cryptographic strength etc. In case of a key import into the TOE (which is usually after TOE delivery) it has to be ensured that quality and confidentiality are maintained. Keys for TDES and are provided by the environment. Keys for RSA algorithm can be provided either by the TOE or the environment.

The justification of the security objective and the additional requirements (both for the TOE and its environment) show that they do not contradict to the rationale already given in the Protection Profile for the assumptions, policy and threats defined there.

The security functional requirement “Subset access control (FDP_ACC.1)” with the
related Security Function Policy (SFP) “Memory Access Control Policy” exactly require the implementation of an area based memory access control as required by O.Mem-Access. The related TOE security functional requirements FDP_ACC.1, FDP_ACF.1 cover this security objective. The implementation of these functional requirements is represented by the dedicated privilege level concept.

The justification of the security objective and the additional requirements show that they do not contradict to the rationale already given in the Protection Profile for the assumptions, policy and threats defined there. Moreover, these additional security functional requirements cover the requirements by CC part 2 user data protection of chapter 11 which are not refined by the BSI-PP-0084.

Nevertheless, the developer of the Smartcard Embedded Software must ensure that the additional functions are used as specified and that the User Data processed by these functions are protected as defined for the application context. The TOE only provides the tool to implement the policy defined in the context of the application.

### 6.3.2 Dependencies of Security Functional Requirements

The dependence of security functional requirements are defined and described in PP section 6.3.2 for the following security functional requirements: FDP_ITT.1, FDP_IFC.1, FPT_ITT.1, FPT_PHP.3, FDP_SDI.2, FDP_SDC.1, FPT_FLS.1, FRU_FLT.2, FMT_LIM.1, FMT_LIM.2, FCS_RNG.1 and FAU_SAS.1.

The dependence of security functional requirements for the security functional requirements FDP_ACC.1, FDP_ACF.1, FCS_COP.1 and FDP_SDI.1 are defined in the following description.

<table>
<thead>
<tr>
<th>Security Functional Requirement</th>
<th>Dependencies</th>
<th>Fulfilled by security requirements</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCS_COP.1[TDES]</td>
<td>FCS_CKM.1</td>
<td>Yes, see comment 2</td>
</tr>
<tr>
<td></td>
<td>FDP_ITT.1 or FDP_ITT.2 (if not FCS_CKM.1)</td>
<td>Yes, see comment 2</td>
</tr>
<tr>
<td></td>
<td>FCS_CKM.4</td>
<td></td>
</tr>
<tr>
<td>FCS_COP.1[RSA]</td>
<td>FCS_CKM.1</td>
<td>Yes, see comment 2</td>
</tr>
<tr>
<td></td>
<td>FDP_ITT.1 or FDP_ITT.2 (if not FCS_CKM.1)</td>
<td>Yes, see comment 2</td>
</tr>
<tr>
<td></td>
<td>FCS_CKM.4</td>
<td></td>
</tr>
<tr>
<td>FDP_ACC.1</td>
<td>FDP_ACF.1</td>
<td>Yes</td>
</tr>
<tr>
<td>FDP_ACF.1</td>
<td>FDP_ACC.1</td>
<td>Yes</td>
</tr>
<tr>
<td></td>
<td>FMT_MSA.3</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Table 14: Dependency for cryptographic operation requirement
Comment 1:

The dependency FMT_MSA.3 introduced by the components FDP_ACF.1 is considered to be satisfied because the access control specified for the intended TOE is based on static parameters that cannot be changed. Therefore, FMT_MSA.3 is not applicable.

End of Comment

Comment 2:

The security functional requirement “Cryptographic operation (FCS_COP.1)” met by the TOE have the following dependencies:

- [FDP_ITC.1 Import of user data without security attributes, or FDP_ITC.2 Import of user data with security attributes, or FCS_CKM.1 Cryptographic key generation]
- FCS_CKM.4 Cryptographic key destruction.

These requirements all address the appropriate management of cryptographic keys used by the specified cryptographic function and are not part of the BSI-PP-0084. Most requirements concerning key management shall be fulfilled by the environment since the Smartcard Embedded Software is designed for a specific application context and uses the cryptographic functions provided by the TOE.

For the security functional requirement FCS_COP.1[TDES] and the respective dependencies FCS_CKM.1, FCS_CKM.4 and FDP_ITC.1 or FDP_ITC.2 have to be fulfilled by the environment. That mean, that the environment shall meet the requirements FCS_CKM.1 and FCS_CKM.4 as defined in CC part 2, section 10.1 and shall meet the requirements FDP_ITC.1 or FDP_ITC.2 as defined in CC part 2, section 11.7.

For the security functional requirement FCS_COP.1[RSA], the respective dependencies FCS_CKM.4 and FDP_ITC.1 or FDP_ITC.2 have to be fulfilled by the environment. That mean, that the environment shall meet the requirements FDP_ITC.1 or FDP_ITC.2 as defined in CC part 2, section 11.7. The respective dependency FCS_CKM.1 has to be fulfilled by the TOE with the security functional requirement FCS_CKM.1[RSA] (for FCS_COP.1[RSA]) as defined in section 7.1.4. Additionally the requirement FCS_CKM.1 can be fulfilled by the environment as defined in CC part 2, section 10.1.

For the security functional requirement FCS_CKM.1[RSA] the respective
dependency FCS_COP.1 is fulfilled by the TOE. The environment covers the respective dependency FCS_CKM.4. That means, that the environment shall meet the requirement FCS_CKM.4 as defined in CC part 2, section 10.1.

End of Comment

### 6.3.3 Rationale of the Assurance Requirements

The chosen assurance level EAL5 and the augmentation with the requirements ALC_DVS.2 and A VA_VAN.5 were chosen in order to meet the assurance expectations explained in the following paragraphs. In Table 12 the different assurance levels are shown as well as the augmentations. The augmentations are in compliance with the BSI-PP-0084.

An assurance level EAL5 with the augmentations ALC_DVS.2 and A VA_VAN.5 are required for this type of TOE since it is intended to defend against highly sophisticated attacks without protective environment. This evaluation assurance package was selected to permit a developer to gain maximum assurance from positive security engineering based on good commercial practices. In order to provide a meaningful level of assurance that the TOE provides an adequate level of defense against such attacks, the evaluators should have access to all information regarding the TOE including the TSF internals, the low level design and source code including the testing of the modular design. Additionally the mandatory technical document “Application of Attack Potential to Smartcards” shall be taken as a basis for the vulnerability analysis of the TOE.

- **ALC_DVS.2 Sufficiency of security measures**

  Development security is concerned with physical, procedural, personnel and other technical measures that may be used in the development environment to protect the TOE.

  In the particular case of a Security IC the TOE is developed and produced within a complex and distributed industrial process which must especially be protected. Details about the implementation, (e.g. from design, test and development tools as well as Initialization Data) may make such attacks easier. Therefore, in the case of a Security IC, maintaining the confidentiality of the design is very important.

  This assurance component is a higher hierarchical component to EAL5 (which only requires ALC_DVS.1). ALC_DVS.2 has no dependencies.

- **AVA_VAN.5 Advanced methodical vulnerability analysis**
Due to the intended use of the TOE, it must be shown to be highly resistant to penetration attacks. This assurance requirement is achieved by the AVA_VAN.5 component.

Independent vulnerability analysis is based on highly detailed technical information. The main intent of the evaluator analysis is to determine that the TOE is resistant to penetration attacks performed by an attacker possessing high attack potential.

AVA_VAN.5 has dependencies to ADV_ARC.1 “Security architecture description”, ADV_FSP.5 “Security enforcing functional specification”, ADV_TDS.4 “Basic modular design”, ADV_IMP.1 “Implementation representation of the TSF”, AGD_OPE.1 “Operational user guidance”, and AGD_PRE.1 “Preparative procedures”.

All these dependencies are satisfied by EAL5.

It has to be assumed that attackers with high attack potential try to attack Security ICs like smart cards used for digital signature applications or payment systems. Therefore, specifically AVA_VAN.5 was chosen in order to assure that even these attackers cannot successfully attack the TOE.

7 TOE summary specification

This chapter provides information to potential users of the TOE how the TOE satisfies the Security Functional Requirements. In addition to the SFRs the TOE has security mechanisms that add to implement the security policies.

7.1 Malfunction

Malfunctioning relates to the security functional requirements FRU_FLT.2 and FPT_FLS.1. The TOE meets these SFRs by a group of security measures that guarantee correct operation of the TOE.

The TOE maintains its correct functioning by the following security features:

- Environmental detectors to verify if the environmental conditions are within the specified range
- Sensor self-tests verifies the correct functioning of the environmental detectors

If one of the detectors detects an alarm event, the TOE will enter reset state to remain a secure situation.
FPT FLS.1: Failure with preservation of secure state

Failures such as frequency, voltage, temperature, light and power glitch that are out of the specific range are detected by TOE’s detectors. The failures will cause an alarm signals to be triggered, which will result in a special function register bit to be set and a reset (secure state).

FRU FLT.2: Limited fault tolerance

In order to prevent malfunction, the operation signals (clock, reset, supply voltage) are filtered/regulated. The detectors that prevent noise, glitches and extremely high/low frequency in the external reset or clock pad are implemented as hardware.

7.2 Leakage

Leakages relate to the security requirements FDP_ITT.1, FDP_IFC.1 and FPT_ITT.1. The TOE meets these SFRs by implementing several measures that provides logical protection against leakage.

The TOE prevents information leakage by means of the following security measures:
- clock random gating
- Uniform branch timing

7.3 Physical manipulation and probing

Physical manipulation and probing relates to the security requirement FPT_PHP.3, FDP_SDL.2, FDP_SDC.1. The TOE meets the requirements by implementing security measures that provides protection against physical manipulation and probing.

If a physical manipulation or physical probing attack is detected, an alarm will be automatically triggered by the hardware, which will cause the chip to be reset.

FPT PHP.3: Resistance to physical attack

This requirement focuses on the security features when the active shield is manipulated so that the features prevent the TOE from physical intrusive attacks. The TOE resets once the physical manipulations or physical probing attacks are detected.

Memory encryption, memory address scrambling and bus polarity switching prevents memory and address/data buses from probing attacks.

FDP SDC.1: Stored data confidentiality
All of the data that stored within memory areas are encrypted. The encrypt algorithm is not publicity. The address of the stored data is also be encrypted.

**FDP_SD1.2: Stored data integrity monitoring and action**

The data is stored in memory with checksum code to verify the stored data integrity. The check algorithm is valid in the memory areas including: EEPROM, System RAM and ROM.

### 7.4 Abuse of functionality and identification

Abuse of functionality and identification relates to the security requirements FMT_LIM.1, FMT_LIM.2 and FAU_SAS.1. The TOE meets these SFRs by implementing a complicated test mode control mechanism that prevents abuse of test functionality delivered as part of the TOE.

Test functionality is permanently disabled after production by a combination of physical and logical security measures.

**FAU_SAS.1: Audit storage**

The manufacturing data written into the EEPROM of the TOE are READ ONLY once the TOE is set from test mode to application mode.

**FMT_LIM.1: Limited capabilities**

The access to the test mode is limited. Furthermore, once the TOE is switched to application mode, the test mode is unavailable any more.

**FMT_LIM.2: Limited availabilities**

The access to the test mode is limited. Furthermore, once the TOE is switched to application mode, the test mode is unavailable any more.

### 7.5 Random numbers

Random numbers relate to the security requirement FCS_RNG.1. The TOE meets this SFR by providing a random number generator.

**FCS_RNG.1: Random number generation**

Random number generation algorithm that follows the requirements and the metric of
the AIS20 Class DRG.3 standard and a True Random Number Generator for AIS20 Class PTG.2 Random Number Generator fulfills this requirement.

7.6 Cryptographic functionality

Cryptographic functionality relates the security requirements FCS_COP.1 [TDES] and FCS_COP.1 [RSA]. The TOE meets these SFRs by providing cryptographic functionality by means of a combination of accelerating hardware and IC dedicated support software.

**FCS_COP.1: Cryptographic operation**

- **Triple Data Encryption Standard Engine**
  The TOE provides TDES symmetric algorithm according to the NIST SP800-67[17] and NIST SP800-38A[18] standard. TDES symmetric algorithm is used for the TOE in encrypting and decrypting data. The TDES symmetric algorithm works with 112 bits key size. The TOE provides TDES with supporting ECB/CBC mode.

- **RSA**
  The TSF shall perform encryption and decryption in accordance with a specified cryptographic algorithm Rivest-Shamir-Adleman (RSA) and cryptographic key sizes from 512 to 2048 bits that meet the RSA standard [16].

7.7 Memory access control policy

**FDP_ACC.1: Subset access control**

Special function register access control and memory access control are related to this requirement.

**FDP_ACF.1: Security attributes based access control**

Privilege levels and application modes of the TOE ensure the requirement.

8. Bibliography

8.1 Evaluation Documents

8.2 Developer Documents


8.3 Other Documents

    PUBLICATION DATA ENCRYPTION STANDARD (DES) Reaffirmed 1999 October 25
[17] National Institute of Standards and Technology (NIST), Technology Administration, U.S. Department of Commerce, Recommendation for the Triple Data Encryption Algorithm (TDEA) Block Cipher, NIST SP800-67, Revision 1.1, revised January 2012
[18] National Institute of Standards and Technology (NIST), Technology Administration, U.S. Department of Commerce, Recommendation for Block Cipher Modes of Operation, NIST SP800-38A, December 2001