# IFX\_CCI\_00007Ch/88h/89h/8Ah G12 with optional Crypto Suite # **Security Target Lite** #### Release ## **About this document** ## **Scope and purpose** This document is the Security Target for the Infineon IFX\_CCI\_00007Ch/88h/89h/8Ah G12 security controllers. #### Intended audience Composite product developers, Common Criteria Evaluators and Certifiers. # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 # **Security Target Lite** # Table of contents # **Table of contents** | Table | e of contents | 2 | |--------|----------------------------------------------------------|----| | List o | of tables | 4 | | 1 | Introduction (ASE_INT) | 6 | | 1.1 | ST reference | | | 1.2 | TOE reference | 6 | | 1.3 | TOE overview | 6 | | 1.3.1 | TOE definition and usage | 6 | | 1.3.2 | TOE major security features | 6 | | 1.3.3 | Self Secured Digital Protection (SDP) | 7 | | 1.4 | TOE description | 8 | | 1.4.1 | TOE components | 8 | | 1.4.1. | 1 TOE hardware | 8 | | 1.4.1. | 2 Firmware | | | 1.4.1. | 3 Libraries | | | 1.4.2 | Physical scope | 10 | | 1.4.3 | Logical scope | 11 | | 1.4.4 | TOE delivery | 12 | | 1.4.5 | Production sites | 13 | | 1.4.6 | Configurations | | | 1.4.7 | Initialisation with embedded software | 13 | | 2 | Conformance (ASE_CCL) | 15 | | 2.1 | Conformance claims | 15 | | 2.1.1 | PP claims | 15 | | 2.1.2 | Package claims | 15 | | 2.2 | Conformance rationale | | | 2.2.1 | CC:2022 conformance | 15 | | 3 | Security Problem Definition (ASE_SPD) | 17 | | 3.1 | Assets | 17 | | 3.2 | Threats | 17 | | 3.3 | Organizational security policies | 18 | | 3.4 | Assumptions | 18 | | 4 | Security Objectives (ASE_OBJ) | 19 | | 4.1 | Security objectives for the TOE | 19 | | 4.2 | Security objectives for the operational environment (OE) | | | 4.3 | Security objectives rationale | 21 | | 5 | Extended Components Definition (ASE_ECD) | 22 | | 5.1 | FAU_SAS.1 - Audit storage | 22 | | 5.2 | FPT_SDP - Self-secured digital protection | 22 | | 5.2.1 | Family behaviour | 22 | | 5.2.2 | FPT_SDP.1 - Self-secured digital protection | 23 | | 5.3.1 | Objectives | | | 5.3.2 | Component levelling | 24 | | 5.3.3 | Application notes | | | 5.3.4 | ATE_SDP.1 SDP Testing | | | 5.3.5 | Assurance rationale | | | 6 | Security Requirements (ASE_REQ) | 26 | # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 # **Security Target Lite** # Table of contents | 6.1 | Security functional requirements | | |---------|----------------------------------------------------|----| | 6.1.1 | Hardware random number generators | | | 6.1.2 | Cryptographic services implemented in hardware | 27 | | 6.1.3 | TSF testing | 28 | | 6.1.4 | Malfunctions | | | 6.1.4. | 1 Self-Secured Digital Protection (SDP) | 30 | | 6.1.5 | Abuse of Functionality | 31 | | 6.1.6 | Physical Manipulation and Probing | 32 | | 6.1.7 | Leakage | | | 6.1.8 | Application Firewall | | | 6.1.8. | , | | | 6.1.8.2 | | | | 6.1.9 | Authentication of the Security IC | | | 6.1.10 | | | | 6.1.10 | | | | 6.1.11 | - 7,7,5,0 | | | 6.1.11 | | | | 6.1.11 | | | | 6.1.11 | | | | 6.1.11 | | - | | 6.1.11 | | | | 6.1.11 | | | | 6.2 | Security assurance requirements | | | 6.3 | Security requirements rationale | | | 6.3.1 | Rationale for the Security Functional Requirements | | | 6.3.1. | | | | 6.3.1.2 | | | | 6.3.1.3 | , , | | | 6.3.1.4 | | | | 6.3.1.5 | | | | 6.3.1.6 | | | | 6.3.1. | | | | 6.3.1.8 | | | | 6.3.1.9 | | | | 6.3.1. | | | | 6.3.1. | | | | 6.3.2 | Dependencies of Security Functional Requirements | | | 6.3.3 | Rationale of the Assurance Requirements | | | | TOE Summary Specification (ASE_TSS) | | | 7.1 | SF_DPM: Device Phase Management | | | 7.2 | SF_PS: Protection against Snooping | | | 7.3 | SF_PMA: Protection against Modifying Attacks | | | 7.4 | SF_PLA: Protection against Logical Attacks | | | 7.5 | SF_HC: Hardware provided cryptography | | | 7.6 | SF_CS: Crypto Suite Services | | | 8 | Hash values of libraries | 67 | | 9 | Cryptographic Table | 70 | | 10 | Evaluation Methodology for ATE_SDP.1 | | | 10.1 | Evaluation sub-activity (ATE_SDP.1) | | | | ······ | | # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 # **Security Target Lite** # List of tables | 10.1.1 | Objectives | 73 | |------------|------------------------------------------------------------------------|----| | 10.1.2 | Input | 73 | | 10.1.3 | Action ATE_SDP.1.1E | 73 | | 11 Acre | onyms | 75 | | 12 Ref | erences | 76 | | | nistory | | | Kevisioiii | 115(01 y | 10 | | | | | | | | | | List of t | ables | | | Table 1 | Hardware/Firmware components | 10 | | Table 2 | Libraries | 10 | | Table 3 | User guidance | 10 | | Table 4 | Forms of delivery | 12 | | Table 5 | TOE configuration options | 13 | | Table 6 | Order Options to initialize the TOE with customer software | 13 | | Table 7 | Threats from [PP0084] | 17 | | Table 8 | Threats defined in this ST | 17 | | Table 9 | Organisational Security Policies from [PP0084] | 18 | | Table 10 | Organizational security policies defined in this ST | 18 | | Table 11 | Assumptions from [PP0084] | | | Table 12 | Security objectives for the TOE from [PP0084] | 19 | | Table 13 | Security objectives for the TOE from [PDCL] | 19 | | Table 14 | Security Objectives for the TOE defined in this ST | 20 | | Table 15 | Security objectives for the operational environment from [PP0084] | 20 | | Table 16 | Security objectives for the operational environment defined in this ST | 21 | | Table 17 | FPT_SDP.1 | 23 | | Table 18 | FCS_RNG.1/TRNG | 26 | | Table 19 | FCS_COP.1/AES | 27 | | Table 20 | FCS_CKM.6/AES | 27 | | Table 21 | FCS_COP.1/TDES | 27 | | Table 22 | FCS_CKM.6/TDES | 28 | | Table 23 | TSF testing | 28 | | Table 24 | FPT_SDP.1 | 30 | | Table 25 | FDP_ITT.1/SDP | 30 | | Table 26 | FPT_ITT.1/SDP | 30 | | Table 27 | FDP_IFC.1/SDP | 31 | | Table 28 | FMT_LIM.1 | 31 | | Table 29 | FMT_LIM.2 | 31 | | Table 30 | FAU_SAS.1 | 32 | | Table 31 | FDP_SDC.1 | 32 | | Table 32 | FDP_SDI.2 | 32 | | Table 33 | FDP_ACC.2/AF | 36 | | Table 34 | FDP_ACF.1/AF | | | Table 35 | FMT_MSA.3/AF | 37 | | Table 36 | FMT_MSA.1/AF/S | 37 | | Table 37 | FMT_MSA.1/AF/NS | 37 | | Table 38 | FMT_SMF.1/AF | 38 | | Table 39 | FMT_SMR.1/AF | 38 | | | | | # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 # **Security Target Lite** | Table 40 | FIA_API.1 | 38 | |----------|----------------------------------------------------------|----| | Table 41 | FMT_LIM.1/Loader | 39 | | Table 42 | FMT_LIM.2/Loader | 39 | | Table 43 | FTP_ITC.1 | 39 | | Table 44 | FDP_ACC.1/Loader | 40 | | Table 45 | FDP_ACF.1/Loader | 40 | | Table 46 | FMT_MTD.1/Loader | 41 | | Table 47 | FMT_SMR.1/Loader | 41 | | Table 48 | FMT_SMF.1/Loader | 42 | | Table 49 | FIA_UID.2/Loader | 42 | | Table 50 | FPT_FLS.1/Loader | 42 | | Table 51 | FCS_COP.1/CS/AES/ <iter></iter> | 43 | | Table 52 | Cryptographic table for FCS_COP.1/CS/AES/ <iter></iter> | 43 | | Table 53 | FCS_CKM.6/CS/AES | 43 | | Table 56 | FCS_CKM.6/CS/TDES | 45 | | Table 59 | FCS_COP.1/CS/FFC/ <iter></iter> | 46 | | Table 60 | Cryptographic table for FCS_COP.1/CS/FFC/ <iter></iter> | 46 | | Table 61 | FCS_CKM.1/CS/FFC | 46 | | Table 62 | Certified FFC domain parameter | 46 | | Table 63 | FCS_COP.1/CS/RSA/ <iter></iter> | 47 | | Table 64 | Cryptographic table for FCS_COP.1/CS/RSA/ <iter></iter> | 47 | | Table 65 | FCS_CKM.1/CS/RSA/ <iter></iter> | 48 | | Table 66 | Cryptographic table for FCS_CKM.1/CS/RSA/ <iter></iter> | 48 | | Table 67 | FCS_COP.1/CS/ECC/ <iter></iter> | 49 | | Table 68 | Cryptographic table for FCS_COP.1/CS/ECC/ <iter></iter> | | | Table 69 | Certified elliptic curves | 50 | | Table 70 | FCS_CKM.1/CS/ECC/ <iter></iter> | | | Table 71 | Cryptographic table for FCS_CKM.1/CS/ECC/ <iter></iter> | 51 | | Table 72 | FCS_COP.1/CS/Hash/ <iter></iter> | | | Table 73 | Cryptographic table for FCS_COP.1/CS/Hash/ <iter></iter> | | | Table 74 | FCS_RNG.1/CS/PTG2 | | | Table 75 | FCS_RNG.1/CS/PTG3 | | | Table 76 | FCS_RNG.1/CS/DRG3 | 53 | | Table 77 | FCS_RNG.1/CS/DRG4 | | | Table 78 | SAR list and refinements | | | Table 79 | Rationale for SFRs related to O.Firewall | | | Table 80 | Rationale for SFRs related to O.Ctrl_Auth_Loader | | | Table 81 | Rationale for SFR s related to O.Secure_UC_Load | | | Table 82 | Rationale for SFRs related to O.Secure_UC_Activation | | | Table 83 | Rationale for SFRs related to O.Prot_TSF_Confidentiality | | | Table 84 | Dependencies of SFRs | | | Table 85 | TOE Security Features | | | Table 86 | SHA256 hash values | | | Table 87 | Cryptographic table | 70 | #### **Security Target Lite** Introduction (ASE\_INT) # 1 Introduction (ASE\_INT) #### 1.1 ST reference The ST has the title IFX\_CCI\_00007Ch/88h/89h/8Ah G12 with optional Crypto Suite Security Target Lite, Rev.1.2 and is dated 2025-07-11. #### 1.2 TOE reference The full TOE name is: IFX\_CCI\_00007Ch/88h/89h/8Ah G12 with firmware version 80.512.03.0 or 80.512.03.1, optional Crypto Suite 5.02.002 and user guidance documents The TOE is identified by the components as described in the physical scope, chapter 1.4.2. A customer shall identify the TOE. - The Hardware version, design step and Firmware version can be read out of the chip by the Generic Chip Identification Mode (GCIM). The procedure how to read that data is described in the Programmers Reference Manual. - The correct library versions can be verified by the corresponding hash values as defined in chapter 0. - The correct user guidance documents can be verified by Table 3 in chapter 1.4.2.3. #### 1.3 TOE overview # 1.3.1 TOE definition and usage The TOE consists of a smart card IC (Security Controller), firmware and user guidance meeting high requirements in terms of performance and security. The TOE is designed by Infineon Technologies AG and is intended to be used in smart cards for security-relevant applications and as developing platform for smart card operating systems according to the life cycle model from [PP0084]. The TOE is the platform for the Embedded Software but the Embedded Software itself is not part of the TOE. The TOE does not require any non-TOE hardware/software/firmware. # **1.3.2 TOE** major security features - Dual CPU in lockstep mode to detect integrity errors during processing - Memory integrity protection - Memory encryption - Bus masking for security peripherals - Hardware True RNG - Symmetric coprocessor for AES and TDES encryption and decryption - Coprocessor to accelerate long integer and modular arithmetic operations for asymmetric cryptography. It relies on the embedded software to implement securely cryptographic algorithms. - Global alarm system with security life control - Tearing safe NVM write - Armv8-M compliant MPU and SAU ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 # **Security Target Lite** #### Introduction (ASE\_INT) - Robust set of sensors and detectors - Redundant alarm propagation and system deactivation principle - Peripheral access control - Leakage control of data dependent code execution - Device phase management - The optional Crypto Suite provides hardened cryptographic functions for AES, TDES, RSA, ECC, finite field DH, Hash functions, SHAKE XOF and deterministic random number generators. - The MISE provides masked, and side-channel hardened arithmetical and logical CPU instructions. - Instruction Stream Signature (ISS) coprocessor. The ISS can optionally be used to protect the CPU instruction flow. The hardware-based integrity protection concept of the TOE already provides a very effective program flow protection, such that the ISS is actually not needed. The ISS can nevertheless be used for compatibility reasons or as a very conservative additional countermeasure. ## 1.3.3 Self Secured Digital Protection (SDP) Self-secured digital protection (SDP) covers protection of a TOE subsystem against modification attacks. This protection is directly provided by hardware. No support from the embedded software is necessary. This TOE provides an SDP subsystem consisting of the green marked components of Figure 1. Digital error detection is key in providing robustness to protect against modification attacks, as physical countermeasures may degrade over time due to improved fault attack equipment in the future. For instance, a light sensor grid blocking a state-of-the-art laser may be bypassed by a future laser with smaller spot size. Verification of the functionality of the SDP subsystem is difficult by using the existing assurance classes in [PP0084] only. This is especially related to the AVA\_VAN class of physical attacks. In most (physical) attack scenarios the error detection mechanism will not be triggered because the sensors or filters have already detected and blocked the attack. Therefore, new test methods are defined in this ST which will exhaustively cover the digital error detection functionality. #### **Security Target Lite** Introduction (ASE\_INT) ## 1.4 TOE description ## 1.4.1 TOE components #### 1.4.1.1 TOE hardware Figure 1 shows schematically the TOE hardware. The green-coloured blocks define the SDP subsystem. Figure 1 TOE hardware #### Processor - CPU according to Armv8-M mainline architecture. - Armv8-M compatible NVIC controller - Armv8-M compatible Memory Protection Unit (MPU) with 8 regions - Armv8-M compatible Security Attribution Unit (SAU) with 8 regions - Instruction Stream Signature (ISS) coprocessor - Fast Random Source (FRS) nonce generator coprocessor - EDC protected caches for memory access and instruction fetch - MCICE provides encryption and EDC protection for RAM, ROM and NVM - Memories - encrypted and EDC protected ROM #### IFX\_CCI\_00007Ch/88h/89h/8Ah G12 #### **Security Target Lite** #### Introduction (ASE\_INT) - encrypted and EDC protected RAM - encrypted and EDC protected NVM - Peripherals - Timers - Watchdog - CRC accelerator - System peripherals - Clock unit - Interface Management Module (IMM) - Power Management - System Peripheral Access Unit (SPAU) to manage access to peripherals. - Wakeup Event Controller (WEC) - Cryptographic peripherals - RNG according to class PTG.2 of [AIS 31] - Crypto2304T coprocessor for long modular integer arithmetic - SCP for secure AES and TDES computation - Security peripherals - UMSLC - Sensors - I/O Interfaces - UART for ISO 7816-3 - I2C master/slave - Miller interface - ACLB Advanced Contactless Bridge - GPIO ports The TOE has a global alarm system that puts the TOE into a secure state after tamper detection. #### 1.4.1.2 Firmware The TOE Firmware consists of the Boot software, which provides secure start-up and contains the Flash Loader code. The Flash Loader allows downloading of User Software into the NVM during the manufacturing process and in field during phase 7 of the TOE life cycle. #### 1.4.1.3 Libraries The TOE can be ordered with the following libraries to support the security coding of embedded software: - UMSLC library to test the chips sensors - HSL library to provide tearing safe write for the NVM - Crypto Suite library to provide certified cryptographic functions. In addition, the TOE can be ordered with the NRG<sup>™</sup> SW library. This is a proprietary cryptographic protocol for transport and ticketing applications. Please note that NRG<sup>™</sup> is not part of the TSF. ## **Security Target Lite** Introduction (ASE\_INT) #### **Physical scope** 1.4.2 #### Hardware/Firmware 1.4.2.1 Table 1 **Hardware/Firmware components** | Component | Version | |--------------|-----------------| | Hardware | IFX_CCI_00007Ch | | | IFX_CCI_000088h | | | IFX_CCI_000089h | | | IFX_CCI_00008Ah | | Design step | G12 | | Firmware | 80.512.03.0 | | | 80.512.03.1 | | Flash Loader | 10.08.0002 | #### **Libraries** 1.4.2.2 The following libraries are part of the TOE. Table 2 Libraries | Component | Version | Default/Optional | |--------------|------------|------------------| | HSL | 04.08.0000 | Default | | UMSLC | 02.01.0040 | Default | | NRG™ | 06.10.0005 | Optional | | Crypto Suite | 5.02.002 | Optional | The user guidance for the UMSLC, NRG™ and HSL libraries is in the Programmers Reference Manual. The Crypto Suite library comes with dedicated user guidance. #### **User guidance documents** 1.4.2.3 Table 3 **User guidance** | Component | Version | Date | |---------------------------------------------------------------------------------|-----------|------------| | TEGRION™ SLC27 (32-bit Security Controller – V32) | 5.0 | 2025-02-26 | | Hardware Reference Manual | | | | TEGRION™ SLx2 security controller family Programmer's Reference Manual SLx2_DFP | 1.8.0 | 2025-05-09 | | SLC27 32-bit Security Controller – V32 | 1.00-3087 | 2025-05-28 | | Security Guidelines | | | | SLC27 (32-bit Security Controller – V32) | 10.08 | 2025-05-07 | | Production and personalization manual | | | | Crypto2304T V4, User Manual | 3.0 | 2024-06-21 | | TEGRION™ SLC27 (32-bit Security Controller – V32) Errata sheet | 6.0 | 2025-05-22 | | CS-SLC27V32 Crypto Suite 32-bit Security Controller<br>User interface manual | 5.02.002 | 2025-05-28 | ## **Security Target Lite** Introduction (ASE\_INT) # 1.4.3 Logical scope The logical scope of the TOE consists of the logical security features provided by the TOE. These features are listed in chapter 1.3.2. This chapter explains the features in more detail. The following features of the TOE are part of the TSF: - The Processor has a duplicated CPU running in lockstep mode to detect integrity errors. The CPU registers and the cache RAM are protected by 32-bit ECC codes used as an EDC. - ROM, RAM and NVM content is cryptographically encrypted according to [AIS 46] - ROM, RAM and NVM content is integrity protected by an EDC with at least 28 bits. - A hardware true RNG according to class PTG.2 of [AIS 31]. - A symmetric coprocessor for performing masked AES and TDES ECB encryption. - The data buses connecting the CPU and the cryptographic peripherals are confidentiality protected using a dynamic bus mask which is changed in each transfer. - Peripheral access control can be used to provide individual access control of all peripherals for the different security states of the processor (i.e. secure/non-secure, privilege/non-privilege). - The chip has the following sensors - voltage low and high - temperature low and high - low frequency - light fault attack detectors If the values are out of range a security alarm is issued. - Security Life control is used to check proper working of sensors and alarm system by runtime triggered tests - In case the core or a peripheral detects a security violation it performs three countermeasures - goes into local alarm state - propagates the alarm to the other peripherals and core which then go also into alarm state - triggers a security reset. - The HSL detects if NVM has not been correctly written due to a tearing event. The next time an HSL function is called, the embedded software is informed by the HSL that a tearing event has occurred. The HSL provides functions to correct the corrupted data by either roll-back or roll-forward. - The Armv8-M Memory Protection Unit (MPU) and Security Attribution Unit (SAU) with 8 regions each are provided which can be used as a logical firewall for the embedded software. - If the chip is switched to User mode it cannot be switched back to Test mode. If the Flash Loader is permanently disabled, it cannot be reactivated again. - The Masked Instruction Set Extension (MISE) coprocessor provides an Armv8-M Custom Data Path Extension (CDE) with side-channel improved (masked) variants of common 32-bit instructions. The most important instructions are MAND, MBIC, MEOR, MORN, MORR, MADD and MSUB (with and without carries). - The optional Crypto Suite supporting - RSA key generation, encryption and signature up to 4224 bits - ECDSA and ECDH up to 521 bits - PACE Integrated mapping - Brainpool curves, NIST curves, W-25519, Koblitz secp256k1, BN P256, ANSII FRP256V1 - X25519, X448, EdDSA - Finite Field DH up to 4096 bits - AES 128, 192,256 in different chaining modes and CMAC ## **Security Target Lite** #### Introduction (ASE\_INT) - TDES 112, 156 in different chaining modes and Retail MAC - SHA-1, SHA-2, SHA-3 Hash and SHAKE XOF - HMAC with SHA-1 and SHA-2 - RNG functions supporting PTG.2, PTG.3, DRG.3, DRG.4 according to [AIS 20] and [AIS 31] - The processor system comes with several supporting features to assist side-channel protected software implementations. One common software countermeasure is masking. However, the user needs to take special care when processing masked data together with its masks to avoid that they (or parts of them) are unintentionally combined in hardware resulting in a degradation of the desired side-channel security level. Therefore, the processor system has several measures in place to support the software in keeping the masked data and masks separated. - Fast Random Source (FRS) nonce generator coprocessor. This RNG was not evaluated according to [AIS 31] and its output shall therefore not be used for applications requiring a certified RNG. It is used internally to support security features of the security architecture. - Program flow integrity protection: The Instruction Stream Signature (ISS) coprocessor can optionally be used by the IC embedded software to detect illegal program flows and trigger an alarm. - A coprocessor for accelerating long arithmetic operations to support RSA and ECC cryptography. This coprocessor has no dedicated security countermeasures. The embedded software must implement security countermeasures. Appropriate countermeasures are provided by the optional Crypto Suite library. The TOE has memory-mapped registers as interfaces to the peripherals. The interfaces to the libraries are C language APIs. # 1.4.4 TOE delivery The TOE delivery formats and delivery lifecycle according to [PP0084] application note 1 are shown in the following table. Table 4 Forms of delivery | Component | Format | Life cycle | Delivery method | |-----------|----------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------| | Hardware | Bare die on wafer and sawn | 3 | Customer chooses delivery method. This ST describes under which circumstances transport protection is provided by the TOE. | | | Modules or IC case | 4 | Customer chooses delivery method. This ST describes under which circumstances transport protection is provided by the TOE. | | Firmware | binary image | 3 or 4 <sup>1</sup> | In ROM/NVM of hardware | | Libraries | object files | n/A | secure download via iShare | | Documents | personalized PDF | n/A | secure download via iShare | Rev.1.2 2025-07-11 <sup>&</sup>lt;sup>1</sup> depends on hardware delivery format Release #### **Security Target Lite** Introduction (ASE\_INT) #### 1.4.5 Production sites The TOE may be handled at different production sites but the silicon is produced at TSMC fab 15 in Taiwan only. The production site can be determined by reading out the GCIM. # 1.4.6 Configurations This TOE is represented by various configurations called products. The module design, layout and footprint, of all products are identical. The degree of freedom for configuring the TOE is predefined by Infineon Technologies AG. Table 5 shows TOE hardware/firmware configurations. The chip must be ordered with the desired NVM value. The value cannot be changed afterwards. Bill per Use is not supported. Table 5 TOE configuration options | Component | Values | Identification | |----------------------|---------------------------|-------------------| | NVM | 456, 584kb | IFX mailbox | | RAM | 20, 32 kB | IFX mailbox | | VHBR | Available/not available | IFX mailbox | | RFI type A | Available / not available | Hardware register | | RFI type B | Available / not available | Hardware register | | RFI type F | Available / not available | Hardware register | | RFI HBR | Available / not available | Hardware register | | RFI VHBR | Available / not available | Hardware register | | RFI AFM | Available / not available | Hardware register | | NRG | Available / not available | Hardware register | | RF antenna impedance | 27, 56, 78 pf | GCIM | #### 1.4.7 Initialisation with embedded software This TOE is equipped with Flash Loader software (FL) to download user software, i.e. an operating system and applications. Various options can be chosen by the user to store software onto the NVM. Table 6 Order Options to initialize the TOE with customer software | Option | TOE status | | |--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | The user or/and a subcontractor downloads the software into the NVM. Infineon Technologies does not receive any user software. | The Flash Loader can be activated or reactivated by the user or subcontractor to download software into NVM. In case the Flash Loader is active, it may be either in life cycle stage "Pinletter" or "Activated". When "Activated" a mutual authentication needs to be performed. In "Pinletter" a valid Pinletter provided by Infineon Technologies AG needs to be presented to enter "Activated" stage. | | | The user provides software to download into NVM to Infineon Technologies AG. The software is loaded into NVM during chip production. | There is no Flash Loader present. | | | The user provides software to download into NVM to Infineon Technologies AG. | The Flash Loader is blocked by Infineon but can be activated or reactivated by the user or subcontractor to download software | | # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 # **Security Target Lite** | Option | TOE status | |--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | The software is loaded into NVM during chip production. | into NVM. The user is required to provide a reactivation procedure as part of the software to Infineon Technologies AG. | | The user provides software to download into NVM to Infineon Technologies AG. The software is loaded into NVM during chip production. | The Flash Loader is active. The user can either download software or activate the software already present in NVM. | #### **Security Target Lite** Conformance (ASE\_CCL) # 2 Conformance (ASE\_CCL) #### 2.1 Conformance claims This ST and TOE claim conformance to - [CC2] extended - [CC3] extended [CCErrata] and [CCTrans] are taken into consideration. #### 2.1.1 PP claims This ST is strictly conformant to [PP0084]. The assurance level is EAL6 with the augmentation ALC\_FLR.1 and ATE\_SDP.1. The Security IC Platform Protection Profile with Augmentation Packages is registered and certified by the Bundesamt für Sicherheit in der Informationstechnik (BSI) under the reference [PP0084]. # 2.1.2 Package claims This ST claims conformance to the following additional packages taken from [PP0084]: - Package Authentication of the Security IC, section 7.2, conformant. This package only available, if the Flash Loader is available and mutual authentication of the Flash Loader with the roles Administrator User and Download Operator User is not deactivated. - Package Loader, Package 1: Loader dedicated for usage in secured environment only, section 7.3.1, conformant. This package is only applicable if a Flash Loader is available. - Package Loader, Package 2: Loader dedicated for usage by authorized users only, section 7.3.2, augmented. This package only available, if the Flash Loader is available and mutual authentication of the Flash Loader with the roles Administrator User and Download Operator User is not deactivated. - Package TDES; section 7.4.1, augmented. - Package AES; section 7.4.2, augmented. The assurance level for the TOE is EAL6 augmented with the component ALC\_FLR.1 and ATE\_SDP.1. Therefore, this ST is package-augmented to the packages in [PP0084]. #### 2.2 Conformance rationale The TOE is a typical security IC as defined in [PP0084]. #### 2.2.1 CC:2022 conformance With CC:2022 several SFR changes are introduced. Due to this ST claiming conformance to CC:2022 and [PP0084], rationales are provided that these changes do not affect the conformance claim to [PP0084]: - FCS\_COP.1: for this SFR dependencies are changed in CC:2022. FCS\_CKM.4 is removed and instead FCS\_CKM.3 added. - FCS\_CKM.1: for this SFR dependencies are changed in CC:2022. Additionally, to FCS\_CKM.2 and FCS\_COP.1, one further SFR is introduced as alternative: FCS\_CKM.5. This SFR targets key derivation after FCS\_CKM.1. In CC:2022 key derivation would have been part of FCS\_CKM.1 and thus conformance to [PP0084] can still be claimed. All other dependencies are in addition to the already existing ones, i.e. add stricter requirements. #### IFX\_CCI\_00007Ch/88h/89h/8Ah G12 # **Security Target Lite** #### Conformance (ASE\_CCL) - FCS\_CKM.6 replaces FCS\_CKM.4 and adds further requirements on the timing of key destruction. - FCS\_RNG.1: this SFR is taken from [CC2] rather than [PP0084]. The SFR is identical in [CC2] - FMT\_LIM.1 and FMT\_LIM.2 are taken from [CC2] rather than [PP0084]. There is a slightly different phrasing (i.e. removing redundancy from FMT\_LIM.1) and availability and capability policy mentioned in both SFR's. The meaning though is the same and therefore conformance can still be claimed. - FIA\_API.1: this SFR is taken from [CC2] rather than [PP0084]. The SFR requires additional information. - FDP\_SDC.1: this SFR is taken from [CC2] rather than [PP0084]; An assignment from [PP0084] is changed to a selection [CC2], which means the requirement is more stringent and thus can be considered a subset of the requirement from [PP0084]. Further with CC:2022 some SAR changes were introduced. Rationales are provided that these changes do not affect the conformance claim to [PP0084]: - ASE\_CCL.1: for CC:2022 several extensions were introduced (e.g. exact conformance to PP), which add to the already existing assurance requirements. No relaxation was introduced. - ASE\_INT.1: introduction of multi-assurance in combination with PP-configuration: not relevant for [PP0084] - ASE\_REQ.2: extended for multi assurance: not relevant for [PP0084] - AVA\_VAN.5: extension about third party components introduced. No relaxation was introduced. - ALC\_TAT.1: extension with guidance on the minimum content for an implementation standards description and rules with ADV\_COMP.1. No relaxation was introduced. #### **Security Target Lite** Security Problem Definition (ASE\_SPD) # 3 Security Problem Definition (ASE\_SPD) #### 3.1 Assets The asset description from [PP0084] section 3.1 applies. #### 3.2 Threats The following threats are defined and described in [PP0084] sections 3.2 and 7.2.1. Table 7 Threats from [PP0084] | Threat | Description | |---------------------|-----------------------------------------| | T.Phys-Manipulation | Physical Manipulation | | T.Phys-Probing | Physical Probing | | T.Malfunction | Malfunction due to Environmental Stress | | T.Leak-Inherent | Inherent Information Leakage | | T.Leak-Forced | Forced Information Leakage | | T.Abuse-Func | Abuse of Functionality | | T.RND | Deficiency of Random Numbers | | T.Masquerade_TOE | Masquerade the TOE | Table 8 Threats defined in this ST | Threats | Description | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T.Open_Samples_Diffusion | Diffusion of Open Samples | | | An attacker may get access to open samples of the TOE and use them to gain information about the TSF (loader, memory management unit, ROM code). He may also use the open samples to characterize the behavior of the IC and its security functionalities (for example: characterization of side channel profiles, perturbation cartography). The execution of a dedicated security features (for example: execution of a AES computation without countermeasures or by de-activating countermeasures) through the loading of an adequate code would allow this kind of characterization and the execution of enhanced attacks on the IC. | | T.Load_Non_Authentic | Loading of an unauthentic image | | | An attacker may try to load a manipulated image or reload an outdated and less secure image onto the TOE during phase 7. | | T.Corrupt_Image_Load | Corrupting an image by non atomic update An attacker may try to partially load an image e.g. by a tearing attack in order to provoke establishing and executing a non authentic image during phase 7. | #### Rationale for adding threats in this ST The availability of the flash loader means that an attacker may be able to execute dedicated security features without countermeasures through the loading of adequate code. This will allow him to characterize and ## **Security Target Lite** ## **Security Problem Definition (ASE\_SPD)** execute enhanced attacks. Due to this, additional objectives for secure loading and activation of the additional code as well as protection of confidentiality of TSF are required and the threats T.Open\_Sample\_Diffusion, T.Load\_Non\_Authentic and T.Corrupt\_Image\_Load are introduced. #### **Organizational security policies** 3.3 The organizational policies from [PP0084] sections 3.3, 7.3.1, 7.3.2 and 7.4 are applicable. Organisational Security Policies from [PP0084] Table 9 | OSP | Description | |--------------------|--------------------------------------------------| | P.Process-TOE | Protection during TOE Development and Production | | P.Crypto-Service | Cryptographic services of the TOE | | P.Lim_Block_Loader | Limiting and Blocking the Loader Functionality | | P.Ctrl_Loader | Controlled usage to Loader Functionality | This ST defines an additional organisational security policy specific to the MPU Extension and Security Extension. Organizational security policies defined in this ST Table 10 | OSP | Definition | |------------|----------------------------------------------------------------------| | P.Firewall | The TOE must enable the IC dedicated software and the end-user | | | embedded software to manage and control access to regions in memory. | #### 3.4 **Assumptions** The TOE assumptions about the operational environment are defined and described in [PP0084] section 3.4. Table 11 **Assumptions from [PP0084]** | Assumption | Description | |------------------|------------------------------------------------------------| | A.Process-Sec-IC | Protection during Packaging, Finishing and Personalization | | A.Resp-Appl | Treatment of User Data | There are no additional assumptions defined in this ST. #### **Security Target Lite** **Security Objectives (ASE\_OBJ)** # 4 Security Objectives (ASE\_OBJ) # 4.1 Security objectives for the TOE Table 12 Security objectives for the TOE from [PP0084] | Objective | Description | |---------------------|------------------------------------------------------| | O.Phys-Manipulation | Protection against Physical Manipulation | | O.Phys-Probing | Protection against Physical Probing | | O.Malfunction | Protection against Malfunctions (refined, see below) | | O.Leak-Inherent | Protection against Inherent Information Leakage | | O.Leak-Forced | Protection against Forced Information Leakage | | O.Abuse-Func | Protection against Abuse of Functionality | | O.Identification | TOE Identification | | O.RND | Random Numbers | | O.Cap_Avail_Loader | Capability and availability of the Loader | | O.Ctrl_Auth_Loader | Access control and authenticity for the Loader | | O.Authentication | Authentication to external entities | | O.AES | Cryptographic service AES | | O.TDES | Cryptographic service Triple-DES | Table 13 Security objectives for the TOE from [PDCL] | Objective | Description | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | O.Secure_UC_Load | Secure loading of the Update Code | | | The Loader of the Initial TOE shall check an evidence of authenticity and integrity of the loaded Update Code. The Loader enforces that only the allowed version of the Update Code can be loaded on the Initial TOE. The Loader shall forbid the loading of an Update Code not intended to be assembled with the Initial TOE. During the Load Phase of an Update Code, the TOE shall remain secure. | | O.Secure_UC_Activation | Secure activation of the Update Code | | | Activation of the Update Code and update of the Identification Data shall | | | be performed at the same time in an atomic way. All the operations needed for the code to be able to operate as in the Updated TOE shall be | | | completed before activation. If the Atomic Activation is successful, then | | | the resulting product is the Updated TOE, otherwise (in case of | | | interruption or incident which prevents the forming of the Updated TOE | | | such as tearing, integrity violation, error case), the Initial TOE shall | | | remain in its initial state or fail secure. | Note: The security objectives O.Secure\_UC\_Load, O.Secure\_UC\_Activation are only applicable if the Flash Loader is active. The security objectives O.Authentication and O.Ctrl\_Auth\_Loader are only applicable if the Flash Loader is active and mutual authentication is not disabled. #### **Security Target Lite** **Security Objectives (ASE\_OBJ)** Table 14 Security Objectives for the TOE defined in this ST | Objective | Definition | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | O.Firewall | Firewall based Access Control | | | The TOE must provide the IC dedicated software and the end-user embedded software with the capability to define restricted memory access and code execution to memory addresses. The TOE must enforce the access of software to these memory regions depending on access attributes. | | O.FFC | Finite Field cryptographic services | | | The TOE shall provide the following specific security functionality to the | | | Smartcard Embedded Software: Finite Field cryptographic services | | O.RSA | RSA cryptographic services | | | The TOE shall provide the following specific security functionality to the | | | Smartcard Embedded Software: Rivest-Shamir-Adleman Cryptography (RSA) | | O.ECC | Elliptic Curve cryptographic services | | | The TOE shall provide the following specific security functionality to the | | | Smartcard Embedded Software: Elliptic Curve Cryptography (ECC) | | O.HMAC | HMAC Cryptographic services | | | The TOE provides secure cryptographic services for HMAC calculation. | | O.Hash | Cryptographic service hash | | | The TOE provides secure cryptographic services for Hash generation and | | | Extended Output Functions. | | O.Prot_TSF_Confidentiality | Protection of confidentiality of TSF | | | The TOE must provide protection against disclosure of confidential | | | operations of the security IC (loader, memory management unit,) | | | through the use of a dedicated code loaded on open samples. | Note: The objectives O.FFC, O.RSA,O.ECC,O.HMAC and O.Hash are only applicable if the optional Crypto Suite is ordered # 4.2 Security objectives for the operational environment (OE) Table 15 Security objectives for the operational environment from [PP0084] | Objective | Description | |---------------------|---------------------------------------------------| | OE.Resp-Appl | Treatment of user data of the Composite TOE | | OE.Process-Sec-IC | Protection during composite product manufacturing | | OE.Lim_Block_Loader | Limitation of capability and blocking the Loader | | OE.Loader_Usage | Secure communication and usage of the Loader | | OE.TOE_Auth | External entities authenticating of the TOE | Note: OE.TOE\_Auth is available if the Flash Loader is available. ## **Security Target Lite** **Security Objectives (ASE\_OBJ)** Table 16 Security objectives for the operational environment defined in this ST | Objective | Description | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OE.Secure_UC_Load | User software is required to support secure image loading in phase 7 by providing the relevant key material for the image. This OE is only applicable if the Flash Loader is active. | | OE.Secure_Delivery <sup>1</sup> | When the TOE is ordered with a disabled Flash Loader or with a enabled Flash Loader but Mutual Authentication disabled, it does not provide transport protection. Therefore, technical and / or organizational security procedures (e.g. a custom mutual authentication mechanism or a security transport) should be put in place by the customer to secure the personalized TOE during delivery as required by the security needs of the loaded IC Embedded Software. | # 4.3 Security objectives rationale The security objectives rationale of the TOE is defined and described in [PP0084] section 4.4, 7.3.1, 7.3.2 and section 7.4.2. The objective O.Firewall added in this ST covers the organisational security policy P.Firewall that states that IC dedicated software and end-user embedded software must be able to manage and control access to regions in memory. The objectives O.FFC, O.RSA, O.ECC, O.HMAC and O.Hash cover the policy P.Crypto-Service. This policy intends to allow adding various cryptographic services to the TSF. The objective O.Prot\_TSF\_Confidentiality counters the threat T.Open\_Samples\_Diffusion. In addition T.Open\_Samples\_Diffusion is countered by O.Leak-Inherent and O.Leak-Forced. The objectives O.Secure\_UC\_Load and OE.Secure\_UC\_Load cover the threat T.Load\_Non\_Authentic, because O.Secure\_UC\_Load requires only authentic images to be loaded and OE.Secure\_UC\_Load requires the relevant key material to be provided by the user OS. The objective O.Secure\_UC\_Activation requests atomic image loading with fail secure in case final correct image cannot be activated. This counters T.Corrupt\_Image\_Load, which attempts to distort atomic image loading and activation. The objective OE.Secure\_Delivery requires the customers to provide transport protection in case the TOE is delivered with flash loader deactivated (i.e. cases 2, 3 from Table 6). In that case O.Authentication is not available and needs to be compensated by customer measures. This environmental objective counters T.Open\_Samples\_Diffusion and T.Masquerade\_TOE. Release 21 $<sup>^{\</sup>rm 1}\,\mbox{Thie}$ OE is only applicable if the conditions in the Description column apply. #### IFX\_CCI\_00007Ch/88h/89h/8Ah G12 #### **Security Target Lite** **Extended Components Definition (ASE\_ECD)** # 5 Extended Components Definition (ASE ECD) #### 5.1 FAU\_SAS.1 - Audit storage This extended component is defined in [PP0084]. # 5.2 FPT\_SDP - Self-secured digital protection #### 5.2.1 Family behaviour This security functional family extending class FPT provides requirements in case TOE hardware components contain self-protection features in terms of error detection logic, capable of preserving a secure state under certain fault induced errors. This family provides an additional layer of self-protection next to physical countermeasures like sensors, filters and other physical means as required by FPT\_PHP and FPT\_FLS.1. It also complements FDP\_SDI by explicitly requiring strong error detection capabilities in protected memory. It is important that the SDP subsystem detects bit errors by *digital error detection* logic. This augments analogue fault detection methods by sensors and filters. It defines a second layer of defence which comes into play in case the fault attack has managed to bypass the sensors or filters. Having such a strong second layer of defense in hardware makes additional countermeasures by the embedded software unnecessary. It is not necessary that the complete TOE is SDP protected. Therefore, the TOE can be divided into the SDP protected subsystem and the non-SDP protected subsystem (see Figure 2). The SDP subsystem must contain at least the CPU and the protected memories of the TOE and may optionally contain protected peripherals. Protected peripherals can be CPU instruction set extensions or private peripherals directly attached to the CPU or devices attached to the system bus. The error detection logic in the CPU and the protected peripherals must enforce detection of single bit errors in sequential elements (flip-flops and latches), where single bit error means that one bit error can occur on one arbitrary sequential cell at one arbitrary clock cycle. Detection of single bit errors is not considered as sufficient for the highly regular structure of the logic cell arrays in memories or caches. Error detection logic for the cell arrays of protected memories and caches must therefore enforce detection of multiple bit errors. Ideally, any bit errors can be detected. However, the detection logic must at least detect a sufficient large region of adjacent memory cells. This reflects an attack by a localised laser spot. Detection may be probabilistic; however, the probability of a missed error must be smaller than 1:1.000.000. Detection of bit errors does not mean that the bit errors must be detected immediately after the error occurred. It is sufficient to detect the error will before it can propagate to a failure in the system. For instance, flipping bits in memory cells must be detected before the affected memory cells are read out by the CPU. #### **Security Target Lite** **Extended Components Definition (ASE\_ECD)** Figure 3 FPT\_SDP: Component levelling FPT\_SDP: Self-secured digital protection \_\_\_\_\_1 **Management:** there is no management functionality foreseen in context of FPT\_SDP.1, as the self-secured digital protection shall be always active. Audit: there are no auditable events foreseen in the context of FPT\_SDP.1. # 5.2.2 FPT\_SDP.1 - Self-secured digital protection Table 17 FPT\_SDP.1 | FPT_SDP.1 | Self-secured digital protection | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies: | ATE_SDP.1 FDP_SDI.2 | | FPT_SDP.1.1 | The TSF shall enforce detection of modified user and TSF data resulting from single bit errors in the sequential logic cells of the CPU and [assignment: protected peripherals]. | | FPT_SDP.1.2 | The TSF shall enforce detection of modified user and TSF data resulting from [selection: any, adjacent [assignment: number of bits]] bit errors in the memory cells of the caches. | | FPT_SDP.1.3 | The TSF shall enforce detection of modified user and TSF data resulting from [selection: any, adjacent [assignment: number of bits]] bit errors in the memory cells of the protected memories. | #### **Application Notes:** • Single bit error means that one bit flip can occur at one specific arbitrary sequential cell at an arbitrary clock cycle. ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 #### **Security Target Lite** - Any bit errors mean that any number of bit flips may occur on the sequential cells of the memory at an arbitrary clock cycle. - Adjacent <number of bits > bit errors means that in any set of < number of bits > adjacent memory cells each bit may be bit flipped. - Protected memories are the memories defined in FDP\_SDI.2 - Detection may be probabilistic. However, the probability of a missed detection shall be smaller than 1:1.000.000. - Detection means that the TOE shall prevent exploitation of the modified User or TSF data. ## 5.3 ATE\_SDP - SDP Testing # 5.3.1 Objectives The objective of this test family is to provide additional assurance concerning the correctness and effectiveness of implemented SDP functionality, extending beyond what is achievable by functional testing according to ATE\_FUN and penetration testing according to AVA\_VAN. While ATE\_FUN evaluation activities focus on the functional testing of the TOE, ATE\_SDP evaluation activities involve explicit fault testing of the digital logic of the SDP subsystem. SDP testing allows the injection of specific one-bit faults into the SDP subsystem of the TOE, providing a level of control that is impossible for physical fault injection testing according to the AVA\_VAN family. Verification methodologies, e.g., simulation or emulation shall be used for fault injection to verify that single bit errors in logical cells belonging to CPU and protected peripherals are properly detected. Arbitrary multi-bit flips cannot be usefully tested by fault simulation or emulation due to computational complexity reasons. Therefore, the logic cells and memory fields of protected memories and caches are not in scope of fault simulation or emulation testing. Instead, this functionality shall be verified as part of the analysis performed in ADV\_TDS.4 and ADV\_ARC.1. The goal of SDP testing is to achieve applicability, comparability, and completeness within a defined verification scope by means of focusing verification on the essential logic first and avoiding technical barriers for verification of logic inferred by electronic design automation (EDA), like clock trees and clock gates, reset trees, design for testability (DfT) logic, and power control logic. # 5.3.2 Component levelling This family contains one component # **5.3.3** Application notes Similar as in functional testing, SDP testing uses a test script for test stimulus or a test program to stimulate a specific functional behaviour of the SDP subsystem. Each test stimulus shall iterate over injecting one bitflip fault in any sequential cell of the sequential logic of the CPU and protected peripherals. Logic cells which define the data of protected memory and caches or whose outputs are exclusively connected to unprotected hardware components or EDA-inferred logic may be disregarded concerning fault injection. The fault emulation test shall be considered as pass if the fault injection is detected or the CPU enters a secure state before the injected error causes exploitable failures. #### IFX\_CCI\_00007Ch/88h/89h/8Ah G12 #### **Security Target Lite** **Extended Components Definition (ASE\_ECD)** # infineon # 5.3.4 ATE\_SDP.1 SDP Testing #### **Dependencies:** - ADV\_TDS.4 - ADV\_IMP.1 - ADV\_ARC.1 #### **Developer action elements:** **ATE\_SDP.1.1D:** The developer shall document the *fault injection testing* of the SDP subsystem. #### **Content and presentation elements:** **ATE\_SDP.1.1C:** The test documentation shall contain one or more SDP-testing netlists which cover the SDP subsystem. **ATE\_SDP.1.2C:** The test documentation shall contain a rationale demonstrating that the SDP-testing netlists are adequate design representations of the TOE's product netlist. Adequate means that - the provided SDP-testing netlists may be partly or fully independent of any product cell libraries. - logic inferred by electronic design automation (EDA), like clock trees and clock gates, reset trees, design for testability (DfT) logic, and power control logic may be omitted. - logic of memory cells may be replaced by functional equivalent mock-ups. ATE\_SDP.1.3C: The test documentation shall contain the test stimulus specifications and expected results. **ATE\_SDP.1.4C:** The SDP testing shall be considered as pass if the fault injection is detected before it causes exploitable failures. **ATE\_SDP.1.5C:** The test documentation shall contain a rationale demonstrating that all sequential cells contained in CPU and protected peripherals are covered by each test stimulus. Logic whose outputs are exclusively connected to unprotected hardware components may be omitted **ATE\_SDP.1.6C:** The test documentation shall contain a mapping demonstrating that all security relevant functions of the SDP subsystem are covered by fault injection tests. #### **Evaluator action elements:** **ATE\_SDP.1.1E:** The evaluator shall confirm that the information provided meets all requirements for content and presentation of evidence. The detailed CEM part of ATE\_SDP.1 is defined in chapter 10. #### 5.3.5 Assurance rationale The extended assurance component ATE\_SPD.1 only adds how to functionally test for correct and effective implementation of the self-secured digital protection and therefore neither contradict the inherited assurance components from the base PP [PP0084], nor any other assurance components of [CC3]. #### **Security Target Lite** Security Requirements (ASE\_REQ) #### Security Requirements (ASE\_REQ) 6 #### **Security functional requirements** 6.1 For the CC operations the following convention is used: - CC operations which have been already completed in [PP0084] or [AIS 31] are typeset without underline. - CC (nested) iteration operations are started by a slash "/" symbol, followed by an iteration identifier text. Iterations may be recursively nested. - CC operations which are completed in this ST are underlined and the assigned footnote shows the original template text. Iteration operations are typed in normal font (i.e. without underline). #### 6.1.1 Hardware random number generators Random numbers generation according to Class PTG.2 of [AIS 31]. FCS\_RNG.1/TRNG Table 18 | FCS_RNG.1/TRNG | Random Number Generation | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FCS_RNG.1.1/TRNG | The TSF shall provide a physical random number generator that implements: | | | (PTG.2.1) A total failure test detects a total failure of entropy source immediately when the RNG has started. When a total failure is detected, no random numbers will be output. | | | (PTG.2.2) If a total failure of the entropy source occurs while the RNG is being operated, the RNG prevents the output of any internal | | | random number that depends on some raw random numbers that have been generated after the total failure of the entropy source <sup>1</sup> . | | | (PTG.2.3) The online test shall detect non-tolerable statistical defects of the raw random number sequence (i) immediately when the RNG has started, and (ii) while the RNG is being operated. The TSF must not output any random numbers before the power-up online test has finished successfully or when a defect has been detected. (PTG.2.4) The online test procedure shall be effective to detect non-tolerable weaknesses of the random numbers soon. | | | (PTG.2.5) The online test procedure checks the quality of the raw random number sequence. It is triggered <u>continuously</u> <sup>2</sup> . The online test is suitable for detecting non-tolerable statistical defects of the statistical properties of the raw random numbers within an acceptable period of time. | | FCS_RNG.1.2/TRNG | The TSF shall provide <u>32-bit numbers</u> ³ that meet | Release 26 <sup>&</sup>lt;sup>1</sup> [selection: prevents the output of any internal random number that depends on some raw random numbers that have been generated after the total failure of the entropy source, generates the internal random numbers with a post-processing algorithm of class DRG.2 as long as its internal state entropy guarantees the claimed output entropy] <sup>&</sup>lt;sup>2</sup> [selection: externally, at regular intervals, continuously, applied upon specified internal events]. <sup>&</sup>lt;sup>3</sup> [selection: bits, octets of bits, numbers [assignment: format of the numbers]] ## **Security Target Lite** | FCS_RNG.1/TRNG | Random Number Generation | |----------------|----------------------------------------------------------------------------------------------------------------------------| | | (PTG.2.6) Test procedure A (None)¹ does not distinguish the internal random numbers from output sequences of an ideal RNG. | | | (PTG.2.7) The average Shannon entropy per internal random bit exceeds 0.997. | # 6.1.2 Cryptographic services implemented in hardware This chapter defines cryptographic algorithms which are directly supported by the hardware. Table 19 FCS\_COP.1/AES | FCS_COP.1/AES | Cryptographic operation | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] FCS_CKM.6 | | FCS_COP.1.1/AES | The TSF shall perform decryption and encryption in accordance with a specified cryptographic algorithm AES in <u>ECB mode</u> <sup>2</sup> and cryptographic key sizes <u>128 bit</u> , <u>192 bit</u> , <u>256 bit</u> <sup>3</sup> that meet the following: [FIPS 197], [SP 800-38A]. | Note: The input to the AES algorithm must be provided in two XOR shares. By fixing one share to zero a standard ECB mode results. #### Table 20 FCS\_CKM.6/AES | FCS_CKM.6/AES | Timing and event of cryptographic key destruction | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to: | No other components. | | Dependencies: | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | FCS_CKM.6.1/AES | The TSF shall destroy <u>a cryptographic AES key⁴</u> when <u>a user</u> <u>instructs the symmetric coprocessor to clear the key⁵</u> . | | FCS_CKM.6.2/AES | The TSF shall destroy cryptographic keys and keying material specified by FCS_CKM.6.1 in accordance with a specified cryptographic key destruction method <u>overwriting or zeroing</u> <sup>6</sup> that meets the following: <u>None</u> <sup>7</sup> | #### Table 21 FCS\_COP.1/TDES | FCS_COP.1/TDES | Cryptographic operation | |-----------------|----------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | <sup>&</sup>lt;sup>1</sup> [assignment: additional standard test suites] Release <sup>&</sup>lt;sup>2</sup> [selection: ECB mode, CBC mode] <sup>&</sup>lt;sup>3</sup> [selection: 128 bit, 192 bit, 256 bit] <sup>&</sup>lt;sup>4</sup> [assignment: list of cryptographic keys (including keying material)] <sup>&</sup>lt;sup>5</sup> [selection: no longer needed, [assignment: other circumstances for key or keying material destruction]] <sup>&</sup>lt;sup>6</sup> [assignment: cryptographic key destruction method] <sup>&</sup>lt;sup>7</sup> [assignment: list of standards] # **Security Target Lite** #### **Security Requirements (ASE\_REQ)** | FCS_COP.1/TDES | Cryptographic operation | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FCS_COP.1.1/TDES | The TSF shall perform encryption and decryption in accordance with a specified cryptographic algorithm TDES in <u>ECB mode</u> <sup>1</sup> and cryptographic key sizes <u>112bit</u> , <u>168bit</u> <sup>2</sup> that meet the following: [SP 800-67], [SP 800-38A]. | Note: The input to the TDES algorithm must be provided in two XOR shares. By fixing one share to zero standard ECB mode results. Table 22 FCS\_CKM.6/TDES | FCS_CKM.6/TDES | Timing and event of cryptographic key destruction | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to: | No other components. | | Dependencies: | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS.CKM.5] | | FCS_CKM.6.1/TDES | The TSF shall destroy <u>a cryptographic TDES key³</u> when <u>a user</u> instructs the symmetric coprocessor to clear the key⁴. | | FCS_CKM.6.2/TDES | The TSF shall destroy cryptographic keys and keying material specified by FCS_CKM.6.1 in accordance with a specified cryptographic key destruction method <u>overwriting or zeroing</u> <sup>5</sup> that meets the following: <u>None</u> <sup>6</sup> | ## 6.1.3 TSF testing The TSF shall run a suite of the following self-tests [selection: during initial start-up, periodically during normal operation, at the request of the authorized user, at the conditions [assignment: conditions under which self-test should occur]] to demonstrate the correct operation of [selection: [assignment: parts of TSF], the TSF]: [assignment: list of self-tests run by the TSF]. An attacker may try to circumvent the alarm system and secure wiring by physical manipulation (e.g. by cutting alarm lines). To counter those threats, the chip provides the User Mode Life Cycle (UMSLC) tests to check the integrity of those security features. Those test functions are provided as a software library and can be triggered on demand of the Embedded Software of the Composite TOE. Table 23 TSF testing | FPT_TST.1 | TSF testing | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FPT_TST.1.1 | The TSF shall run a suite of the following self-tests <u>at the request of</u> the authorized user <sup>7</sup> to demonstrate the correct operation of | <sup>&</sup>lt;sup>1</sup> [selection: ECB mode, CBC mode] <sup>&</sup>lt;sup>2</sup> [selection: 112 bit, 168 bit] <sup>&</sup>lt;sup>3</sup> [assignment: list of cryptographic keys (including keying material)] <sup>&</sup>lt;sup>4</sup> [selection: no longer needed, [assignment: other circumstances for key or keying material destruction]] <sup>&</sup>lt;sup>5</sup> [assignment: cryptographic key destruction method] <sup>&</sup>lt;sup>6</sup> [assignment: list of standards] <sup>&</sup>lt;sup>7</sup> [selection: during initial start-up, periodically during normal operation, at the request of the authorized user, at the conditions [assignment: conditions under which self-test should occur]] ## **Security Target Lite** # Security Requirements (ASE\_REQ) | FPT_TST.1 | TSF testing | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | | parts of TSF <sup>1</sup> : tests to verify correct behaviour of alarm propagation and security optimized wiring <sup>2</sup> . | | FPT_TST.1.2 | The TSF shall provide authorized users with the capability to verify the integrity of the boot code <sup>3</sup> . | | FPT_TST.1.3 | The TSF shall provide authorized users with the capability to verify the integrity of <u>alarm behavior and security optimized wiring</u> <sup>4</sup> . | Note: If the integrity of the boot code is violated, a security reset is triggered. The authorized user (i.e. the embedded software) can check if a security reset has been performed by reading the reset status register. #### 6.1.4 Malfunctions This chapter relates to the section "Malfunctions" in [PP0084] ch. 6.1. The SFRs FRU\_FLT.2 and FPT\_FLS.1 are specified in [PP0084]. #### **Secure state of the TOE** Application note 14 of FPT\_FLS.1 requires to define the secure state of the TOE. Definition: A **secure state** of the TOE is either a correct operation or one of the following exceptional states - security reset - global deactivation of the TOE (a.k.a. alarm state) - fault handler - CPU stall #### **According to [PP0084] Application Note 15** No Audit data are collected, because the effect entering the secure state is immediately visible. Release $<sup>^{1}</sup>$ [selection: [assignment: parts of TSF], the TSF] $<sup>^{\</sup>rm 2}$ [assignment: list of self-tests run by the TSF]. $<sup>^{\</sup>scriptscriptstyle 3}$ [selection: [assignment: parts of TSF data], TSF data] <sup>&</sup>lt;sup>4</sup> [selection: [assignment: parts of TSF], TSF] #### **Security Target Lite** **Security Requirements (ASE\_REQ)** # **6.1.4.1** Self-Secured Digital Protection (SDP) The following SFR enforces digital error detection by the SDP subsystem #### Table 24 FPT\_SDP.1 | FPT_SDP.1 | Self-secured digital protection | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies: | ATE_SDP.1 | | | FDP_SDI.2 | | FPT_SDP.1.1 | The TSF shall enforce detection of modified user and TSF data resulting from single bit errors in the sequential logic cells of the CPU and <u>cache controller,NVIC, MISE, MPU, SAU, MCICE<sup>1</sup></u> . | | FPT_SDP.1.2 | The TSF shall enforce detection of modified user and TSF data resulting from <u>adjacent</u> <u>28</u> <sup>2</sup> bit errors in the memory cells of the caches. | | FPT_SDP.1.3 | The TSF shall enforce detection of modified user and TSF data resulting from <u>any</u> <sup>3</sup> bit errors in the memory cells of the protected memories. | The following security policy enforces that the TOE hardware (i.e. SDP error detection together with physical countermeasures) provides sufficient protection against any kinds of modification attacks targeting the SDP subsystem. It is important to emphasize that no support from the embedded software is needed. Table 25 FDP\_ITT.1/SDP | FDP_ITT.1/SDP | Basic internal transfer protection | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies: | FDP_ACC.1 or FDP_IFC.1 | | FDP_ITT.1.1/SDP | The TSF shall enforce the <u>SDP Processing Policy</u> <sup>4</sup> to prevent the <u>modification</u> <sup>5</sup> of user data when it is transmitted between physically-separated parts of the TOE | **Refinement:** The components of the SDP subsystem are seen as physically-separated parts of the TOE. Table 26 FPT\_ITT.1/SDP | FPT_ITT.1/SDP | Basic internal TSF data transfer protection | |-----------------|--------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies: | No dependencies | | FPT_ITT.1.1/SDP | The TSF shall protect TSF data from <u>modification</u> <sup>6</sup> when it is transmitted between separate parts of the TOE. | **Refinement:** The components of the SDP subsystem are seen as physically-separated parts of the TOE. <sup>&</sup>lt;sup>1</sup> [assignment: protected peripherals] <sup>&</sup>lt;sup>2</sup> [selection: any, adjacent [assignment: number of bits]] <sup>&</sup>lt;sup>3</sup> [selection: any, adjacent [assignment: number of bits]] <sup>&</sup>lt;sup>4</sup> [assignment: access control SFP(s) and/or information flow control SFP(s)] <sup>&</sup>lt;sup>5</sup> [selection: disclosure, modification, loss of use] <sup>&</sup>lt;sup>6</sup> [selection: disclosure, modification] #### **Security Target Lite** Security Requirements (ASE\_REQ) #### Table 27 FDP\_IFC.1/SDP | FDP_IFC.1/SDP | Subset information flow control | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies: | FDP_IFF.1 | | FDP_IFC.1.1/SDP | The TSF shall enforce the <u>SDP Processing Policy</u> <sup>1</sup> on <u>all data when they are processed or transferred by the SDP subsystem or by the Security IC Embedded Software</u> <sup>2</sup> . | **SDP Processing Policy:** The following Security Function Policy (SFP) SDP Processing Policy is defined for the requirement FDP\_IFC.1/SDP: Modification of User data of the Composite TOE and TSF data in the SDP subsystem shall be detected before the modified data is used by the embedded software. The detection shall be done solely by hardware without the support from the Security IC Embedded Software. Please note that write suppression of NVM (e.g. by tearing due to power loss) cannot be prevented and therefore is not considered as a modification of user or TSF data. # 6.1.5 Abuse of Functionality This chapter relates to the section "Abuse of Functionality" in [PP0084] ch. 6.1. SFR's FMT\_LIM.1 and FMT\_LIM.2 from [PP0084] are adapted due to CC:2022. #### Table 28 FMT\_LIM.1 | FMT_LIM.1 | Limited Capabilities | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to: | No other components. | | Dependencies: | FMT_LIM.2: Limited availability | | FMT_LIM.1.1 | The TSF shall limit its capabilities so that in conjunction with "Limited availability (FMT_LIM.2)" the following policy is enforced: Deploying Test Features after TOE Delivery does not allow user data of the Composite TOE to be disclosed or manipulated, TSF data to be disclosed or manipulated, software to be reconstructed and no substantial information about construction of TSF to be gathered which may enable other attacks <sup>3</sup> . | #### Table 29 FMT\_LIM.2 | FMT_LIM.2 | Limited availability | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to: | No other components. | | Dependencies: | FMT_LIM.1 Limited capabilities. | | FMT_LIM.2.1 | The TSF shall be designed in a manner that limits its availability so that in conjunction with "Limited capabilities (FMT_LIM.1)" the following policy is enforced: Deploying Test Features after TOE Delivery does not allow user data of the Composite TOE to be disclosed or manipulated, TSF data to be disclosed or | <sup>&</sup>lt;sup>1</sup> [assignment: information flow control SFP] 31 <sup>&</sup>lt;sup>2</sup> [assignment: list of subjects, information, and operations that cause controlled information to flow to and from controlled subjects covered by the SFP] <sup>&</sup>lt;sup>3</sup> [assignment: Limited capability and availability policy] ## **Security Target Lite** #### **Security Requirements (ASE\_REQ)** | manipulated, software to be reconstructed and no substantial information about | |----------------------------------------------------------------------------------| | construction of TSF to be gathered which may enable other attacks <sup>1</sup> . | #### Table 30 FAU\_SAS.1 | FAU_SAS.1 | Audit Storage | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FAU_SAS.1.1 | The TSF shall provide the test process before TOE delivery <sup>2</sup> with the capability to store the initialization data and/or pre-personalization data and/or supplements of the security IC embedded software <sup>3</sup> in the access protected and not changeable areas of the non-volatile memory <sup>4</sup> . | # 6.1.6 Physical Manipulation and Probing This chapter relates to the section "Physical Manipulation and Probing" in [PP0084] ch. 6.1. The SFR FPT\_PHP.3 is specified in [PP0084]. #### **Automatic response of the TOE** Application note 19 of FPT\_PHP.3 requires to define the automatic response of the TOE. Definition: An **automatic response of the TOE** means entering a secure state of the TOE. #### Table 31 FDP\_SDC.1 | FDP_SDC.1 | Stored data confidentiality | |-----------------|----------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies | | FDP_SDC.1.1 | The TSF shall ensure the confidentiality of <u>all user data</u> while it is stored in the <u>any memory</u> . | #### Table 32 FDP\_SDI.2 | FDP_SDI.2 | Stored data integrity monitoring and action | |-----------------|---------------------------------------------| | Hierarchical to | FDP_SDI.1 | | Dependencies | No dependencies. | <sup>&</sup>lt;sup>1</sup> [assignment: Limited capability and availability policy] <sup>&</sup>lt;sup>2</sup> [assignment: list of subjects] <sup>&</sup>lt;sup>3</sup> [assignment: list of audit information] <sup>&</sup>lt;sup>4</sup> [assignment: type of persistent memory] $<sup>^{\</sup>scriptscriptstyle 5}$ [selection: all user data, the following user data [assignment: list of user data]] <sup>&</sup>lt;sup>6</sup> [selection: temporary memory, persistent memory, any memory] ## **Security Target Lite** #### Security Requirements (ASE\_REQ) | FDP_SDI.2 | Stored data integrity monitoring and action | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FDP_SDI.2.1 | The TSF shall monitor user data stored in containers controlled by the TSF for EDC integrity errors¹ on all objects, based on the following attributes: the corresponding EDC value with a length of at least 28 | | | bits in the RAM, ROM, and NVM <sup>2</sup> . | | FDP_SDI.2.2 | Upon detection of a data integrity error, the TSF shall <u>enter a secure</u> <u>state</u> <sup>3</sup> . | # 6.1.7 Leakage This chapter relates to the section "Leakage" in [PP0084] Ch. 6.1. The SFRs FDP\_ITT.1, FPT\_ITT.1 and FDP\_IFC.1 are specified in [PP0084]. # 6.1.8 Application Firewall The Application Firewall allows the embedded software to execute in four security levels and to assign access conditions to the address space related to the security levels. The security levels are: - secure privilege - secure non-privilege - non-secure privilege - non-secure non-privilege The policy allows the embedded software to enforce the following trust relationship - secure doesn't trust non-secure independent of the privilege level - secure privilege doesn't trust secure non-privilege - non-secure privilege doesn't trust non-secure non-privilege ## 6.1.8.1 Policy definition ## **Subjects:** Processor #### **Objects:** · Memory addresses #### **Operations:** - FETCH(x): any instruction fetch from address x - READ(x): any read access from address x - WRITE(x): any write access to address x <sup>&</sup>lt;sup>1</sup> [assignment: integrity errors] <sup>&</sup>lt;sup>2</sup> [assignment: user data attributes] <sup>&</sup>lt;sup>3</sup> [assignment: action to be taken] #### **Security Target Lite** #### Security Requirements (ASE\_REQ) - SG: secure gateway instruction - BNS: any of the branch to non-secure code instructions - FNC\_RETURN: return from secure mode to non-secure mode - HANDLER\_S: call of any secure handler code. Of specific importance for this policy are the following handlers: - MEMFAULT\_S: memory fault handler in secure mode - SECFAULT: security fault handler - HANDLER\_NS: call of any non-secure handler code. Of specific importance for this policy is the following handler: - MEMFAULT\_NS: memory fault handler in non-secure mode - EXC\_RETURN: return from handler code #### **Security attributes for processor:** - sec: Boolean attribute designating secure/non-secure with values - true: processor is in secure mode. - false: processor is non-secure mode. - handlermode: Boolean attribute designating handler / thread mode: - true: processor is in handler mode - false: processor is in thread mode - nPriv\_S: Boolean attribute designating privilege mode when sec = true with values. - true: processor runs in non-privilege mode. - false: processor runs in privilege mode. - nPriv\_NS: Boolean attribute designating privilege mode when sec = false with values. 34 - true: processor runs in non-privilege mode. - false: processor runs in privilege mode. #### **Security attributes for addresses:** - PO(x): Boolean attribute assigned to address x. - true: Only privilege mode has access. - false: Privilege and non-privilege mode have access. - acc(x): {N, R, RW} attribute assigned to address x. - N: no access allowed. - R: write access is declined - RW: read and write access is not declined. - sec(x): {S, NS, NSC} attribute assigned to address x. - S: secure address. Release Rev.1.2 #### **Security Target Lite** #### Security Requirements (ASE\_REQ) - NS: non-secure address. - NSC: secure address which is callable from non-secure address. - XN(x): Boolean variable assigned to address x. - true: instruction fetch is declined. - false: instruction fetch is not declined. #### **Definitions:** privileged := handlermode or (not nPriv\_S and sec) or (not nPriv\_NS and not sec) #### **Rules:** Release - FETCH(x) is declined if (sec = false and sec(x) = S) or (sec = false and sec(x) = NSC and FETCH(x) ≠ SG) - 2. READ(x) is declined if sec = false and $sec(x) \neq NS$ - 3. WRITE(x) is declined if $sec = false and sec(x) \neq NS$ - FETCH(x) is declined if (privileged = false and PO(x) = true) or (XN(x) = true) or (acc(x) = N) - READ(x) is declined if (privileged = false and PO(x) = true) or (acc(x) = N) - WRITE(x) is declined if (privileged = false and PO(x) = true) or (acc(x) ≠ RW) - 7. If one of rules 1, 2, 3 apply then the SECFAULT handler will be called. - 8. If one of rules 4, 5 or 6 apply but none of rules 1, 2, 3 and sec=true then MEMFAULT\_S handler will be called. 35 - 9. If one of rules 4, 5 or 6 apply but none of rules 1, 2, 3 and sec=false then MEMFAULT\_NS handler will be called. - 10. Modification of sec to value true is only allowed for SG, FNC\_RETURN, EXC\_RETURN or HANDLER\_S. - 11. Modification of sec to value false is only allowed for BNS and EXC\_RETURN. - 12. Modification of nPriv\_S to value false is only allowed when handlermode = true and sec = true. - 13. Modification of nPriv\_S to value true is only allowed when sec = true. - 14. Modification of nPriv\_NS to value false is only allowed when handlermode = true or (sec = true and nPriv\_S = false). - 15. Modification of handlermode to value true is only allowed for HANDLER\_S or HANDLER\_NS. - 16. Modification of handlermode to value false is only allowed for EXC\_RETURN. - 17. Modification of nPriv\_NS to value true is only allowed when privileged = true #### **Security Target Lite** #### **Security Requirements (ASE\_REQ)** The parameter x designates any address. - secure AF management: privileged = true and sec = true - non-secure AF management: privileged = true #### 6.1.8.2 SFRs #### Table 33 FDP\_ACC.2/AF | FDP_ACC.2/AF | Complete access control | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | FDP_ACC.1 | | Dependencies | FDP_ACF.1 | | FDP_ACC.2.1/AF | The TSF shall enforce the <u>Application Firewall access control policy</u> <sup>1</sup> on <u>subjects</u> , <u>objects and operations defined in 6.1.8.1</u> <sup>2</sup> and all operations among subjects and objects covered by the SFP. | | FDP_ACC.2.2/AF | The TSF shall ensure that all operations between any subject controlled by the TSF and any object controlled by the TSF are covered by an access control SFP. | #### Table 34 FDP\_ACF.1/AF | FDP_ACF.1/AF | Security attribute based access control | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | FDP_ACC.1<br>FMT_MSA.3 | | FDP_ACF.1.1/AF | The TSF shall enforce the <u>Application Firewall access control policy</u> <sup>3</sup> to objects based on the following: <u>The subjects, objects, operations and associated security attributes defined in 6.1.8.1</u> <sup>4</sup> . | | FDP_ACF.1.2/AF | The TSF shall enforce the following rules to determine if an operation among controlled subjects and controlled objects is allowed: <u>Rules defined in 6.1.8.1</u> <sup>5</sup> . | | FDP_ACF.1.3/AF | The TSF shall explicitly authorise access of subjects to objects based on the following additional rules: None <sup>6</sup> . | | FDP_ACF.1.4/AF | The TSF shall explicitly deny access of subjects to objects based on the following additional rules: None <sup>7</sup> . | <sup>&</sup>lt;sup>1</sup> [assignment: access control SFP] $<sup>^2 \</sup>left[ \text{assignment: list of subjects and objects, and operations among subjects and objects covered by the SFP} \right]$ <sup>&</sup>lt;sup>3</sup> [assignment: access control SFP] <sup>&</sup>lt;sup>4</sup> [assignment: list of subjects and objects controlled under the indicated SFP, and for each, the SFP-relevant security attributes, or named groups of SFP-relevant security attributes] <sup>&</sup>lt;sup>5</sup> [assignment: rules governing access among controlled subjects and controlled objects using controlled operations on controlled objects] <sup>&</sup>lt;sup>6</sup> [assignment: rules, based on security attributes, that explicitly authorize access of subjects to objects]. <sup>&</sup>lt;sup>7</sup> [assignment: rules, based on security attributes, that explicitly deny access of subjects to objects]. ## **Security Target Lite** ## **Security Requirements (ASE\_REQ)** | FMT_MSA.3/AF | Static attribute initialisation | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | FMT_MSA.1 | | | FMT_SMR.1 | | FMT_MSA.3.1/AF | The TSF shall enforce the <u>Application Firewall access control policy</u> <sup>1</sup> to provide <u>restrictive</u> <sup>2</sup> default values for security attributes that are used to enforce the SFP. | | FMT_MSA.3.2/AF | The TSF shall allow the <u>none</u> <sup>3</sup> to specify alternative initial values to override the default values when an object or information is created. | Note: Restrictive means that the security attributes for all addresses are sec(x) = S ### Table 36 FMT\_MSA.1/AF/S | FMT_MSA.1/AF/S | Management of security attributes | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ACC.1 or FDP_IFC.1] | | | FMT_SMR.1 | | | FMT_SMF.1 | | FMT_MSA.1.1/AF/S | The TSF shall enforce the <u>Application Firewall access control policy</u> <sup>4</sup> to restrict the ability to <u>modify</u> <sup>5</sup> the security attributes $PO(x)$ , $ACC(x)$ | ## Table 37 FMT\_MSA.1/AF/NS | FMT_MSA.1/AF/NS | Management of security attributes | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ACC.1 or FDP_IFC.1] | | | FMT_SMR.1 | | | FMT_SMF.1 | | FMT_MSA.1.1/AF/NS | The TSF shall enforce the <u>Application Firewall access control policy</u> <sup>8</sup> to restrict the ability to <u>modify</u> <sup>9</sup> the security attributes $PO(x)$ , $ACC(x)$ , $ACC(x)$ to <u>secure or non-secure AF management in case sec(x) = NS</u> <sup>11</sup> . | <sup>&</sup>lt;sup>1</sup> [assignment: access control SFP, information flow control SFP] Release 37 Re <sup>&</sup>lt;sup>2</sup> [selection, choose one of: restrictive, permissive, [assignment: other property]] <sup>&</sup>lt;sup>3</sup> [assignment: the authorized identified roles] <sup>&</sup>lt;sup>4</sup> [assignment: access control SFP(s), information flow control SFP(s)] <sup>&</sup>lt;sup>5</sup> [selection: change\_default, query, modify, delete, [assignment: other operations]] <sup>&</sup>lt;sup>6</sup> [assignment: list of security attributes] <sup>&</sup>lt;sup>7</sup> [assignment: the authorized identified roles] <sup>&</sup>lt;sup>8</sup> [assignment: access control SFP(s), information flow control SFP(s)] <sup>&</sup>lt;sup>9</sup> [selection: change\_default, query, modify, delete, [assignment: other operations]] <sup>&</sup>lt;sup>10</sup> [assignment: list of security attributes] <sup>11 [</sup>assignment: the authorized identified roles] ### **Security Target Lite** **Security Requirements (ASE\_REQ)** ### Table 38 FMT\_SMF.1/AF | FMT_SMF.1/AF | Specification of management functions | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FMT_SMF.1.1/AF | The TSF shall be capable of performing the following management functions: Modification of the security attributes $PO(x)$ , $acc(x)$ , $sec(x)$ , $XN(x)^{1}$ . | ### Table 39 FMT\_SMR.1/AF | FMT_SMR.1/AF | Security Roles | |-----------------|---------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | FIA_UID.1 | | FMT_SMR.1.1/AF | The TSF shall maintain the roles <u>secure AF management and non-</u><br><u>secure AF management</u> <sup>2</sup> . | | FMT_SMR.1.2/AF | The TSF shall be able to associate users with roles. | ## 6.1.9 Authentication of the Security IC The TOE shall implement the Package "Authentication of the Security IC" from [PP0084], ch. 7.2. ### Table 40 FIA\_API.1 | FIA_API.1 | Authentication Proof of Identity | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FIA_API.1.1 | The TSF shall provide an <u>authentication mechanism according to [ISO 9798-2] section 7.3.3 MUT.CR-Three-pass authentication</u> <sup>3</sup> to prove the identity of the <u>TOE</u> <sup>4</sup> by including the following properties <u>proof of knowledge of Flash Loader administrator or download operator credentials</u> <sup>5</sup> to an external entity. | Note: FIA\_API is only available, if the Flash Loader is active and mutual authentication of the Flash Loader with the roles Administrator User and Download Operator User is not deactivated. ### 6.1.10 Flash Loader The TOE provides a Flash Loader to download user data into the NVM, either during production of the TOE or at customer site or during operation in the field (life cycle phase 7). This TOE shall support both Loader packages from [PP0084] section 7.3. <sup>&</sup>lt;sup>1</sup> [assignment: list of management functions to be provided by the TSF] <sup>&</sup>lt;sup>2</sup> [assignment: the authorised identified roles] <sup>&</sup>lt;sup>3</sup> [assignment: authentication mechanism] <sup>&</sup>lt;sup>4</sup> [selection: TOE, [assignment: object, authorized user or role]] <sup>&</sup>lt;sup>5</sup> [assignment: list of properties] ## **Security Target Lite** - Package 1: Loader dedicated for usage in secured environment only - Package 2: Loader dedicated for usage by authorized users only The TOE can optionally deactivate mutual authentication of the Flash Loader with the roles Administrator User, Download Operator User. In that case, package 2 is no longer applicable. However, a subset of SFRs is still applicable in that case. SFRs which are not applicable in that case, are explicitly stated in the notes following the SFR. The SFRs FDP\_UCT.1 and FDP\_UIT.1 are specified in [PP0084]. ## Table 41 FMT\_LIM.1/Loader | FMT_LIM.1/Loader | Limited Capabilities - Loader | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | FMT_LIM.2 | | FMT_LIM.1.1/Loader | The TSF shall limit its capabilities so that in conjunction with "Limited availability (FMT_LIM.2)" the following policy is enforced: <u>Deploying Loader functionality after permanent deactivation does not allow stored user data to be disclosed or manipulated by unauthorized user.</u> The TSF prevents deploying the Loader functionality after permanent deactivation <sup>1</sup> . | ### Table 42 FMT\_LIM.2/Loader | FMT_LIM.2/Loader | Limited availability - Loader | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | FMT_LIM.1 | | FMT_LIM.2.1/Loader | The TSF shall be designed in a manner that limits its availability so that in conjunction with "Limited capabilities (FMT_LIM.1)" the following policy is enforced: Deploying Loader functionality after permanent deactivation does not allow stored user data to be disclosed or manipulated by unauthorized user. The TSF prevents deploying the Loader functionality after permanent deactivation <sup>2</sup> . | ### Table 43 FTP\_ITC.1 | FTP_ITC.1 | Inter-TSF trusted channel | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FTP_ITC.1.1 | The TSF shall provide a communication channel between itself and Administrator User or Download Operator User and Image Provider <sup>3</sup> that is logically distinct from other communication channels and provides assured identification of its end points and protection of the channel data from modification or disclosure. | | FTP_ITC.1.2 | The TSF shall permit another trusted IT product to initiate communication via the trusted channel. | <sup>&</sup>lt;sup>1</sup> [assignment: Limited capability and availability policy] <sup>&</sup>lt;sup>2</sup> [assignment: Limited capability and availability policy] <sup>&</sup>lt;sup>3</sup> [assignment: users authorized for using the Loader] ## **Security Target Lite** ### **Security Requirements (ASE\_REQ)** | FTP_ITC.1 | Inter-TSF trusted channel | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FTP_ITC.1.3 | The TSF shall initiate communication via the trusted channel for deploying Loader for downloading User Data and modification of authentication keys <sup>1</sup> . | Note: The download operation is authenticated by the Administrator User or the Download Operator User but the download image may be encrypted and authenticated by a different role. This role is called the "Image Provider". Thus, the download operation provides in effect a trusted channel between the Image Provider and the Flash Loader. Note: This SFR is not applicable if mutual authentication is disabled in the Flash Loader. ### Table 44 FDP\_ACC.1/Loader | FDP_ACC.1/Loader | Subset access control - Loader | |--------------------|-----------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | FDP_ACF.1 | | FDP_ACC.1.1/Loader | The TSF shall enforce the Loader SFP on | | _ , | (1) the subjects Administrator User, Download Operator User and | | | <u>Image Provider</u> <sup>2</sup> , | | | (2) the objects user data in <u>NVM</u> <sup>3</sup> , | | | (3) the operation deployment of Loader. | ### Table 45 FDP\_ACF.1/Loader | FDP_ACF.1/Loader | Security attribute based access control - Loader | |--------------------|----------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | FMT_MSA.3 | | FDP_ACF.1.1/Loader | The TSF shall enforce the Loader SFP to objects based on the following: | | | (1) the subjects Administrator User, Download Operator User and | | | <u>Image Provider</u> ⁴ with security attributes <u>None</u> ⁵. | | | (2) the objects user data in <u>NVM</u> <sup>6</sup> with security attributes <u>None</u> <sup>7</sup> . | | FDP_ACF.1.2/Loader | The TSF shall enforce the following rules to determine if an operation | | | among controlled subjects and controlled objects is allowed: | | | Not in field use life cycle: | | | The authenticated Administrator User or authenticated Download | | | Operator User can modify the user data by new user data when the | | | new user data is authorized by the Image Provider | <sup>&</sup>lt;sup>1</sup> [assignment: rules] Release 40 Rev.1.2 2025-07-11 <sup>&</sup>lt;sup>2</sup> [assignment: authorized roles for using Loader] <sup>&</sup>lt;sup>3</sup> [assignment: memory areas] <sup>&</sup>lt;sup>4</sup> [assignment: authorized roles for using Loader] <sup>&</sup>lt;sup>5</sup> [assignment: SFP relevant security attributes, or named groups of SFP relevant security attributes] <sup>&</sup>lt;sup>6</sup> [assignment: memory areas] <sup>&</sup>lt;sup>7</sup> [assignment: SFP-relevant security attributes, or named groups of SFP-relevant security attributes] ## **Security Target Lite** ### **Security Requirements (ASE\_REQ)** | FDP_ACF.1/Loader | Security attribute based access control - Loader | | | |--------------------|--------------------------------------------------------------------------|--|--| | | In field us life cycle: | | | | | The authenticated Download Operator User can modify the user data | | | | | by new user data when the new user data is authorized by the Image | | | | | <u>Provider</u> <sup>1</sup> . | | | | FDP_ACF.1.3/Loader | The TSF shall explicitly authorise access of subjects to objects based | | | | | on the following additional rules: <u>None</u> <sup>2</sup> . | | | | FDP_ACF.1.4/Loader | The TSF shall explicitly deny access of subjects to objects based on the | | | | _ , | following additional rules: <u>None</u> <sup>3</sup> . | | | The Image provider authenticates with the flash loader implicitly by providing a correctly signed and encrypted download image. An Image provider authentication must always be preceded by an Administrator User or Download Operator User authentication. Note: During In field use life cycle state the administrator role does not exist. #### 6.1.10.1 SFRs added in this ST The following SFRs have been added to the SFRs from Flash Loader package 2 of [PP0084] in order to describe the management of the various Flash Loader authentication keys. Table 46 FMT\_MTD.1/Loader | FMT_MTD.1/Loader | Management of TSF data | | |--------------------|-----------------------------------------------------------------------------------------------------------|--| | Hierarchical to | No other components. | | | Dependencies | FMT_SMR.1 | | | | FMT_SMF.1 | | | FMT_MTD.1.1/Loader | The TSF shall restrict the ability to modify, delete <sup>4</sup> the Authentication | | | | keys for Administrator User, Download Operator User and Image | | | | <u>Provider</u> <sup>5</sup> to <u>Administrator User, Download Operator User, User OS</u> <sup>6</sup> . | | During not in field life cycle state: The Administrator User can manage the keys for Administration User, Download Operator User and Image Provider. The Download Operator User can delete the key for Image Provider and Download Operator, otherwise manage the keys for the Download Operator User only. The image provider cannot modify any keys or perform authentication with the Flash Loader. It can simply build authentic loadable images. During in field life cycle state: The User OS can manage (modify) the Image Provider key. Table 47 FMT\_SMR.1/Loader | FMT_SMR.1/Loader | Security roles | |------------------|----------------------| | Hierarchical to | No other components. | <sup>&</sup>lt;sup>1</sup> [assignment: rules governing access among controlled subjects and controlled objects using controlled operations on controlled 41 Release Rev.1.2 <sup>&</sup>lt;sup>2</sup> [assignment: rules, based on security attributes, that explicitly authorise access of subjects to objects]. <sup>&</sup>lt;sup>3</sup> [assignment: rules, based on security attributes, that explicitly deny access of subjects to objects] <sup>&</sup>lt;sup>4</sup> [selection: change\_default, query,modify, delete, clear, [assignment: other operations]] <sup>&</sup>lt;sup>5</sup> [assignment: list of TSF data] <sup>&</sup>lt;sup>6</sup> [assignment: the authorised identified roles] ## **Security Target Lite** ### **Security Requirements (ASE\_REQ)** | FMT_SMR.1/Loader | Security roles | | |--------------------|------------------------------------------------------------------------------|--| | Dependencies | FIA_UID.1 | | | FMT_SMR.1.1/Loader | The TSF shall maintain the roles <u>Administrator User</u> , <u>Download</u> | | | | Operator User, Image Provider, User OS <sup>1</sup> . | | | FMT_SMR.1.2/Loader | The TSF shall be able to associate users with roles. | | Note: Image provider is the role who maintains the key which is used to encrypt and integrity protect the download image. ### Table 48 FMT\_SMF.1/Loader | FMT_SMF.1/Loader | Specification of Management Functions | | |--------------------|-----------------------------------------------------------------|--| | Hierarchical to | No other components. | | | Dependencies | No dependencies. | | | FMT_SMF.1.1/Loader | The TSF shall be capable of performing the following management | | | | functions: <u>Change Key, Invalidate Key</u> <sup>2</sup> . | | Note: "Change Key" of this SFR means the "modify" operations from SFR FMT\_MTD.1/Loader, "Invalidate Key" of this SFR means the "delete" operation from SFR FMT\_MTD.1/Loader. ### Table 49 FIA\_UID.2/Loader | FIA_UID.2/Loader | User identification before any action | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------|--| | Hierarchical to | FIA_UID.1 | | | Dependencies | No dependencies. | | | FIA_UID.2.1/Loader | The TSF shall require each user to be successfully identified before allowing any other TSF-mediated actions on behalf of that user. | | ## Table 50 FPT\_FLS.1/Loader | FPT_FLS.1/Loader | Failure with preservation of secure state | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FPT_FLS.1.1/Loader | The TSF shall preserve a secure state when the following types of failures occur: <u>flash loader active and image not (yet) successfully loaded</u> <sup>3</sup> . | Note: The security functional requirements FIA\_API.1, FTP\_ITC.1, FDP\_UCT.1, FDP\_UIT.1, FDP\_ACC.1/Loader, FDP\_ACF.1/Loader, FMT\_SMR.1/Loader, FMT\_SMF.1/Loader und FPT\_FLS.1/Loader apply only to TOE products with activated Flash Loader. In other cases, the Flash Loader is not available anymore and the user data download is completed. **Application Note:** Secure State refers to a state, whereby the additional code is not successfully loaded (yet) and flash loader is active. This includes the process of downloading a user image. No user image can be executed in the secure state. Release 42 <sup>&</sup>lt;sup>1</sup> [assignment: the authorised identified roles] $<sup>^{\</sup>rm 2}$ [assignment: list of management functions to be provided by the TSF] <sup>&</sup>lt;sup>3</sup> [assignment: list of types of failures in the TSF] ## **Security Target Lite** **Security Requirements (ASE\_REQ)** ## 6.1.11 Crypto Suite This chapter defines the SFRs related to the optional Crypto Suite. Please note that the SFRs from this chapter are only applicable if the optional Crypto Suite is delivered. ### 6.1.11.1 AES This section describes AES ciphers provided by the Crypto Suite. Table 51 FCS\_COP.1/CS/AES/<iter> | FCS_COP.1/CS/AES/ <iter></iter> | Cryptographic operation | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | | FCS_COP.1.1/CS/AES/ <iter></iter> | The TSF shall perform [assignment: list of cryptographic operations] in accordance with a specified cryptographic algorithm [assignment: cryptographic algorithms] and cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 52 Cryptographic table for FCS\_COP.1/CS/AES/<iter> | <iter></iter> | [assignment: list of cryptographic operations] | [assignment:<br>cryptographic<br>algorithms] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|------------------------------------------------|----------------------------------------------|---------------------------------------------|------------------------------------------------| | ENC | encryption and decryption | AES in ECB, CBC,<br>CTR, mode | 128,192,256<br>bits | [FIPS 197]<br>[SP 800-38A] | | CMAC | MAC generation | AES CMAC mode | 128,192,256<br>bits | [FIPS 197]<br>[SP 800-38B] | | CBC-MAC | MAC generation | AES CBC MAC<br>mode | 128,192,256<br>bits | [FIPS 197]<br>[ISO 9797-1]<br>padding method 2 | Table 53 FCS\_CKM.6/CS/AES | FCS_CKM.6/CS/AES | Timing and event of cryptographic key destruction | | |------------------|---------------------------------------------------|--| | Hierarchical to: | No other components. | | | Dependencies: | [FDP_ITC.1 or | | | | FDP_ITC.2 or | | | | FCS_CKM.1 or | | | | FCS_CKM.5] | | ## **Security Target Lite** ### **Security Requirements (ASE\_REQ)** | FCS_CKM.6.1/CS/AES | The TSF shall destroy <u>cryptographic AES key¹</u> when <u>a user sets new keys²</u> . | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FCS_CKM.6.2/CS/AES | The TSF shall destroy cryptographic keys and keying material specified by FCS_CKM.6.1 in accordance with a specified cryptographic key destruction method <u>overwriting or zeroing</u> <sup>3</sup> that meets the following: <u>None</u> <sup>4</sup> | ### 6.1.11.2 TDES This section describes DES ciphers provided by the Crypto Suite. Table 54 FCS\_COP.1/CS/TDES/<iter> | FCS_COP.1/CS/TDES/ <iter></iter> | Cryptographic operation | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | | FCS_COP.1.1/CS/TDES/ <iter></iter> | The TSF shall perform [assignment: list of cryptographic operations] in accordance with a specified cryptographic algorithm [assignment: cryptographic algorithms] and cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 55 Cryptographic table for FCS\_COP.1/CS/TDES/<iter> | <iter></iter> | [assignment: list of cryptographic operations] | [assignment: cryptographic algorithms] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|------------------------------------------------|----------------------------------------|---------------------------------------------|-------------------------------------------------| | ENC | encryption and decryption | TDES ECB, CBC,<br>CTR mode | 112, 168 bits | [SP 800-67]<br>[SP 800-38A] | | RMAC | MAC calculation | TDES Retail MAC | 112 bits | [SP 800-67]<br>[ISO 9797-1] | | CBC-MAC | MAC calculation | TDES CBC MAC | 112, 168 bits | [SP 800-67]<br>[ISO 9797-1]<br>padding method 2 | . . $<sup>^{1}</sup>$ [assignment: list of cryptographic keys (including keying material)] $<sup>^2 \, [\</sup>text{selection: no longer needed, [assignment: other circumstances for key or keying material destruction]}]$ <sup>&</sup>lt;sup>3</sup> [assignment: cryptographic key destruction method] <sup>&</sup>lt;sup>4</sup> [assignment: list of standards] ### **Security Target Lite** **Security Requirements (ASE\_REQ)** ### Table 56 FCS\_CKM.6/CS/TDES | FCS_CKM.6/CS/TDES | Timing and event of cryptographic key destruction | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to: | No other components. | | Dependencies: | [FDP_ITC.1 or<br>FDP_ITC.2 or | | | FCS_CKM.1 or | | | FCS_CKM.5] | | FCS_CKM.6.1/CS/TDES | The TSF shall destroy <u>cryptographic TDES key¹</u> when <u>a user sets</u> <u>new keys²</u> . | | FCS_CKM.6.2/CS/TDES | The TSF shall destroy cryptographic keys and keying material specified by FCS_CKM.6.1 in accordance with a specified cryptographic key destruction method <u>overwriting or zeroing</u> <sup>3</sup> that meets the following: <u>None</u> <sup>4</sup> | ### 6.1.11.3 HMAC This section describes HMAC algorithms provided by the Crypto Suite. Table 57 FCS\_COP.1/CS/HMAC/<iter> | FCS_COP.1/CS/HMAC/ <iter></iter> | Cryptographic operation | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | | FCS_COP.1.1/CS/HMAC/ <iter></iter> | The TSF shall perform [assignment: list of cryptographic operations] in accordance with a specified cryptographic algorithm [assignment: cryptographic algorithms] and cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 58 Cryptographic table for FCS\_COP.1/CS/HMAC/<iter> | <iter></iter> | [assignment: list of cryptographic operations] | [assignment:<br>cryptographic<br>algorithms] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|------------------------------------------------|-----------------------------------------------|---------------------------------------------|---------------------------------| | SHA | HMAC calculation | HMAC with SHA-1,<br>SHA256, SHA384,<br>SHA512 | 160, 256, 384,<br>512 bits | [FIPS 180-4]<br>[FIPS 198-1] | <sup>&</sup>lt;sup>1</sup> [assignment: list of cryptographic keys (including keying material)] <sup>&</sup>lt;sup>2</sup> [selection: no longer needed, [assignment: other circumstances for key or keying material destruction]] <sup>&</sup>lt;sup>3</sup> [assignment: cryptographic key destruction method] <sup>&</sup>lt;sup>4</sup> [assignment: list of standards] ### **Security Target Lite** **Security Requirements (ASE\_REQ)** ## 6.1.11.4 FFC This section describes Finite Field algorithms provided by the Crypto Suite. ### Table 59 FCS\_COP.1/CS/FFC/<iter> | FCS_COP.1/CS/FFC/ <iter></iter> | Cryptographic operation | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | | FCS_COP.1.1/CS/FFC/ <iter></iter> | The TSF shall perform [assignment: list of cryptographic operations] in accordance with a specified cryptographic algorithm [assignment: cryptographic algorithms] and cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 60 Cryptographic table for FCS\_COP.1/CS/FFC/<iter> | <iter></iter> | [assignment: list of cryptographic operations] | , - <b>O</b> | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|------------------------------------------------|---------------------------------|---------------------------------------------|-----------------------------------------| | DH | key agreement | Finite field Diffie-<br>Hellman | 1024-2048 bits | [SP 800-56A], ch. 5.7.1.1<br>w/o step 2 | Table 61 FCS\_CKM.1/CS/FFC | FCS_CKM.1/CS/FFC | Cryptographic key generation | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FCS_CKM.2 or FCS_CKM.5 or FCS_COP.1] | | | [FCS_RBG.1 or FCS_RNG.1] | | | FCS_CKM.6 | | FCS_CKM.1.1/CS/FFC | The TSF shall generate cryptographic keys in accordance with a specified cryptographic key generation algorithm FFC key generation and specified cryptographic key sizes of 1024-2048 bits <sup>2</sup> that meet the following: [SP 800-56A], ch. 5.6.1.1 <sup>3</sup> . | The following table lists the certified FFC domain parameters. Please note that the Crypto Suite supports any parameters which define cyclic groups of order up to 256 bits. Table 62 Certified FFC domain parameter | Domain parameters | Reference | |-------------------------------------------------------|------------| | 1024-bit MODP Group with 160-bit Prime Order Subgroup | [RFC 5114] | <sup>&</sup>lt;sup>1</sup> [assignment: cryptographic key generation algorithm] Release 46 <sup>&</sup>lt;sup>2</sup> [assignment: cryptographic key sizes] <sup>&</sup>lt;sup>3</sup> [assignment: list of standards] ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** ### **Security Requirements (ASE\_REQ)** | Domain parameters | Reference | |-------------------------------------------------------|------------| | 2048-bit MODP Group with 224-bit Prime Order Subgroup | [RFC 5114] | | 2048-bit MODP Group with 256-bit Prime Order Subgroup | [RFC 5114] | ### 6.1.11.5 RSA This section describes RSA related algorithms provided by the Crypto Suite. Table 63 FCS\_COP.1/CS/RSA/<iter> | FCS_COP.1/CS/RSA/ <iter></iter> | Cryptographic operation | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | | FCS_COP.1.1/CS/RSA/ <iter></iter> | The TSF shall perform [assignment: list of cryptographic operations] in accordance with a specified cryptographic algorithm [assignment: cryptographic algorithms] and cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 64 Cryptographic table for FCS\_COP.1/CS/RSA/<iter> | <iter></iter> | [assignment:<br>list of<br>cryptographic<br>operations] | [assignment:<br>cryptographic<br>algorithms] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|---------------------------------------------------------|----------------------------------------------|---------------------------------------------|------------------------------------------------------| | ENC | encryption | RSAEP | 1024-4224 bits | [PKCS#1], ch. 5.1.1<br>[SP 800-56B], ch. 7.1.1 | | DEC | decryption | RSADP | 1024-2112 bits | [PKCS#1], ch. 5.1.2, 2a<br>[SP 800-56B], ch. 7.1.2.1 | | DEC_CRT | decryption | RSADP(CRT) | 1024-4224 bits | [PKCS#1], ch. 5.1.2, 2b<br>[SP 800-56B], ch. 7.1.2.3 | | SIG | signature<br>generation | RSASP1 | 1024-2112 bits | [PKCS#1], ch. 5.2.1, 2a | | SIG_CRT | signature<br>generation | RSASP1(CRT) | 1024-4224 bits | [PKCS#1], ch. 5.2.1, 2b | | VER | signature<br>verification | RSAVP1 | 1024-4224 bits | [PKCS#1], ch. 5.2.2 | Note: For SIG and SIG\_CRT, the additional constrains defined in [FIPS 186-5] ch. 5.4 can be fulfilled by the application software using the Crypto Suite. Note: SIG, SIG\_CRT and VER do not include padding of the input message. ## **Security Target Lite** **Security Requirements (ASE\_REQ)** Table 65 FCS\_CKM.1/CS/RSA/<iter> | FCS_CKM.1/CS/RSA/ <iter></iter> | Cryptographic key generation | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FCS_CKM.2 or FCS_CKM.5 or FCS_COP.1] | | | [FCS_RBG.1 or FCS_RNG.1] | | | FCS_CKM.6 | | FCS_CKM.1.1/CS/RSA/ <iter></iter> | The TSF shall generate cryptographic keys in accordance with a specified cryptographic key generation algorithm [assignment: cryptographic key generation algorithm] and specified cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 66 Cryptographic table for FCS\_CKM.1/CS/RSA/<iter> | <iter></iter> | [assignment: cryptographic key generation algorithm] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|------------------------------------------------------|---------------------------------------------|----------------------------------------------| | PRIMES | generate probably random primes p and q | 512-2064 bits | [FIPS 186-5],<br>A.1.3 w/o Step 1 | | EXP | generate RSA (N, d) parameters from p, q | 1024-2112 bits | [FIPS 186-5], A.1.1<br>[PKCS#1], 3.1, 3.2(1) | | CRT | generate RSA CRT parameters from p, q | 1024-4224 bits | [FIPS 186-5], A.1.1<br>[PKCS#1], 3.1, 3.2(2) | | MR | Miller-Rabin primality test | 512-2064 bits | [FIPS 186-5], ch. B.3.1 | | EMR | Enhanced Miller–Rabin primality test | 512-2064 bits | [FIPS 186-5], ch. B.3.2 | The key size in PRIMES, MR and EMR are related to each individual prime of the resulting RSA key. This means, the resulting RSA key n = pq can have key size between 1024 and 4128 bits. PRIMES is only conformant to [FIPS 186-5], A.1.3 for prime Bitlength >= 2048; in case Note: prime Bitlength < 2048 identical algorithm is used, but considered proprietary. Note: EXP generates N and d by two different API calls. The primes p, q must be calculated with the PRIMES algorithm. CRT does not explicitly generate d as described in [FIPS 186-5], A.1.1, but instead generates the CRT representation of d as described in [PKCS#1], 3.2(2). The primes p, q must be calculated with the PRIMES algorithm. The listed algorithms are cryptographic primitives which can be used by the composite TOE to generate RSA keys. The embedded application must implement the complete RSA key generation. ## **Security Target Lite** **Security Requirements (ASE\_REQ)** ## 6.1.11.6 ECC This section describes ECC related algorithms provided by the Crypto Suite. Table 67 FCS\_COP.1/CS/ECC/<iter> | FCS_COP.1/CS/ECC/ <iter></iter> | Cryptographic operation | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | | FCS_COP.1.1/CS/ECC/ <iter></iter> | The TSF shall perform [assignment: list of cryptographic operations] in accordance with a specified cryptographic algorithm [assignment: cryptographic algorithms] and cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 68 Cryptographic table for FCS\_COP.1/CS/ECC/<iter> | <iter></iter> | [assignment:<br>list of<br>cryptographic<br>operations] | [assignment:<br>cryptographic<br>algorithms] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|---------------------------------------------------------|----------------------------------------------|---------------------------------------------|-----------------------------------------------------------------| | ECDSA_SIG | EC signature generation | ECDSA | 160-521 bits | [FIPS 186-5], ch. 6.4.1 | | ECDSA_VER | EC signature verification | ECDSA | 160-521 bits | [FIPS 186-5], ch. 6.4.2 | | ECDH | key agreement | ECDH | 160-521 bits | [SP 800-56A], ch. 5.7.1.2<br>without cofactor<br>multiplication | | PACE_IM | PACE integrated mapping | PACE integrated mapping | 160-521 bits | [ICAO], Appendix B.2 | | X25519 | key agreement | X25519 | 256 bits | [RFC 7748] | | X448 | key agreement | X448 | 448 bits | [RFC 7748] | | ECSDSA_SIG | EC signature generation | ECSDSA | 160-521 bits | [ISO 14888-3], ch. 6.10.4<br>[TR-03111], ch. 4.2.3 | | ECSDSA_VER | EC signature generation | ECSDSA | 160-521 bits | [ISO 14888-3], ch. 6.10.5<br>[TR-03111], ch. 4.2.3 | | EdDSA_SIG | EC signature generation | EdDSA | 256 bits<br>456 bits | [FIPS 186-5], ch. 7.6 | | EdDSA_VER | EC signature verification | EdDSA | 256 bits<br>456 bits | [FIPS 186-5], ch. 7.7 | ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ### **Security Requirements (ASE\_REQ)** | <iter></iter> | [assignment:<br>list of<br>cryptographic<br>operations] | [assignment:<br>cryptographic<br>algorithms] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|---------------------------------------------------------|----------------------------------------------|---------------------------------------------|---------------------------------| | HashEdDSA_SIG | EC signature generation | EdDSA | 256 bits<br>456 bits | [FIPS 186-5], ch. 7.8.1 | | HashEdDSA_VER | EC signature verification | EdDSA | 256 bits<br>456 bits | [FIPS 186-5], ch. 7.8.2 | The ECDSA\_SIG and ECDSA\_VER operations will not perform a hash calculation of the input message. Note: The ECDH operation returns the y-coordinate in addition to the x-coordinate. Note: The ECDH operation does not perform cofactor multiplication. In case of curves with cofactor > 1, the embedded software must provide appropriate means to prevent the small subgroup attacks. The following table lists the certified elliptic curves. Please note that the Crypto Suite supports any curve in short Weierstrass form up to 521 bits. #### **Certified elliptic curves** Table 69 | Curve | Representation | Reference | |--------------------------------------------|-----------------|--------------| | NIST curves over prime fields | Weierstrass | [SP 800-186] | | Brainpool curves | Weierstrass | [RFC 5639] | | secp160k1, secp160r1, secp160r2, secp256k1 | Weierstrass | [SEC2] | | ANSII FRP256V1 | Weierstrass | [ANSSI] | | BN P256 | Weierstrass | [ISO 15946] | | W-25519, W-448 | Weierstrass | [SP 800-186] | | Curve25519, Curve448 | Montgomery | [RFC 7748] | | Ed25519, Ed448 | Twisted Edwards | [FIPS 186-5] | #### Table 70 FCS\_CKM.1/CS/ECC/<iter> | FCS_CKM.1/CS/ECC/ <iter></iter> | Cryptographic key generation | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FCS_CKM.2 or FCS_CKM.5 or FCS_COP.1] | | | [FCS_RBG.1 or FCS_RNG.1] | | | FCS_CKM.6 | | FCS_CKM.1.1/CS/ECC/ <iter></iter> | The TSF shall generate cryptographic keys in accordance with a specified cryptographic key generation algorithm [assignment: cryptographic key generation algorithm] and specified cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. ## **Security Target Lite** **Security Requirements (ASE\_REQ)** ## Table 71 Cryptographic table for FCS\_CKM.1/CS/ECC/<iter> | <iter></iter> | [assignment: cryptographic key generation algorithm] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|------------------------------------------------------|---------------------------------------------|---------------------------------| | ECDSA | ECDSA key generation | 160-521 bits | [FIPS 186-5], A.2.1 | | EDDSA | EDDSA key generation | 256, 456 bits | [FIPS 186-5], A.2.3 | | ECSDSA | ECSDSA key generation | 160-521 bits | [ISO 14888-3],<br>ch. 6.10.3. | ### 6.1.11.7 Hash This section describes hash related algorithms provided by the Crypto Suite. Table 72 FCS\_COP.1/CS/Hash/<iter> | FCS_COP.1/CS/Hash/ <iter></iter> | Cryptographic operation | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | [FDP_ITC.1 or FDP_ITC.2 or FCS_CKM.1 or FCS_CKM.5] | | | FCS_CKM.6 | | FCS_COP.1.1/CS/Hash/ <iter></iter> | The TSF shall perform [assignment: list of cryptographic operations] in accordance with a specified cryptographic algorithm [assignment: cryptographic algorithms] and cryptographic key sizes [assignment: cryptographic key sizes] that meet the following: [assignment: list of standards]. | The operations performed in this SFR are defined in the following table. Please note that **<iter>** is a placeholder for different SFR iterations defined in the first column. Table 73 Cryptographic table for FCS\_COP.1/CS/Hash/<iter> | <iter></iter> | [assignment: list of cryptographic operations] | [assignment:<br>cryptographic<br>algorithms] | [assignment:<br>cryptographic<br>key sizes] | [assignment: list of standards] | |---------------|------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------|---------------------------------| | SHA1 | Hash digest generation | SHA-1 | None | [FIPS 180-4] | | SHA2 | Hash digest generation | SHA-224, SHA-256,<br>SHA-384, SHA-512,<br>SHA-512/224, SHA-<br>512/256 | None | [FIPS 180-4] | | SHA3 | Hash digest generation | SHA3-224, SHA3-<br>256, SHA3-384,<br>SHA3-512 | None | [FIPS 202] | | XOF | Extendable Output<br>Function | SHAKE128,<br>SHAKE256 | None | [FIPS 202] | ## **Security Target Lite** **Security Requirements (ASE\_REQ)** ### 6.1.11.8 Random This section describes random number generation provided by the Crypto Suite. Table 74 FCS\_RNG.1/CS/PTG2 | FCS_RNG.1/CS/PTG2 | Random Number Generation | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FCS_RNG.1.1/CS/PTG2 | The TSF shall provide a physical random number generator that implements: | | | (PTG.2.1) A total failure test detects a total failure of entropy source immediately when the RNG has started. When a total failure is detected, no random numbers will be output. | | | (PTG.2.2) If a total failure of the entropy source occurs while the RNG is being operated, the RNG <u>prevents the output of any internal</u> random number that depends on some raw random numbers that have been generated after the total failure of the entropy source <sup>1</sup> . | | | (PTG.2.3) The online test shall detect non-tolerable statistical defects of the raw random number sequence (i) immediately when the RNG has started, and (ii) while the RNG is being operated. The TSF must not output any random numbers before the power-up online test has finished successfully or when a defect has been detected. | | | (PTG.2.4) The online test procedure shall be effective to detect non-tolerable weaknesses of the random numbers soon. | | | (PTG.2.5) The online test procedure checks the quality of the raw random number sequence. It is triggered <u>continuously</u> <sup>2</sup> . The online test is suitable for detecting non-tolerable statistical defects of the statistical properties of the raw random numbers within an acceptable period of time. | | FCS_RNG.1.2/CS/PTG2 | The TSF shall provide <u>32-bit numbers</u> that meet | | | (PTG.2.6) Test procedure A (None) <sup>4</sup> does not distinguish the internal random numbers from output sequences of an ideal RNG. | | | (PTG.2.7) The average Shannon entropy per internal random bit exceeds 0.997. | Note: The PTG.2 API provided by the Crypto Suite is only a wrapper to the hardware-provided PTG.2 defined in section 6.1.1. <sup>&</sup>lt;sup>1</sup> [selection: prevents the output of any internal random number that depends on some raw random numbers that have been generated after the total failure of the entropy source, generates the internal random numbers with a post-processing algorithm of class DRG.2 as long as its internal state entropy guarantees the claimed output entropy] <sup>&</sup>lt;sup>2</sup> [selection: externally, at regular intervals, continuously, applied upon specified internal events] <sup>&</sup>lt;sup>3</sup> [selection: bits, octets of bits, numbers [assignment: format of the numbers]] <sup>&</sup>lt;sup>4</sup> [assignment: additional standard test suites] ## **Security Target Lite** **Security Requirements (ASE\_REQ)** | FCS_RNG.1/CS/PTG3 | Random number generation | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FCS_RNG.1.1/CS/PTG3 | The TSF shall provide a hybrid physical random number generator that implements: | | | (PTG.3.1) A total failure test detects a total failure of entropy source immediately when the RNG has started. When a total failure is detected, no random numbers will be output. | | | (PTG.3.2) If a total failure of the entropy source occurs while the RNG is being operated, the RNG <u>prevents the output of any internal random number that depends on some raw random numbers that have been generated after the total failure of the entropy source<sup>1</sup>.</u> | | | (PTG.3.3) The online test shall detect non-tolerable statistical defects of the raw random number sequence (i) immediately when the RNG has started, and (ii) while the RNG is being operated. The TSF must not output any random numbers before the power-up online test and the seeding of the DRG.3 post-processing algorithm have been finished successfully or when a defect has been detected. | | 500 PMC 1 2/00/PTC2 | (PTG.3.4) The online test procedure shall be effective to detect nontolerable weaknesses of the random numbers soon. (PTG.3.5) The online test procedure checks the raw random number sequence. It is triggered continuously². The online test is suitable for detecting non-tolerable statistical defects of the statistical properties of the raw random numbers within an acceptable period of time. (PTG.3.6) The algorithmic post-processing algorithm belongs to Class DRG.3 with cryptographic state transition function and cryptographic output function, and the output data rate of the post-processing algorithm shall not exceed its input data rate. | | FCS_RNG.1.2/CS/PTG3 | The TSF shall provide <u>numbers in 32-bit packets</u> <sup>3</sup> that meet: (PTG.3.7) Statistical test suites cannot practically distinguish the internal random numbers from output sequences of an ideal RNG. The internal random numbers must pass test procedure A ( <u>none</u> ) <sup>4</sup> . (PTG.3.8) The internal random numbers shall <u>use PTRNG of class PTG.2 as random source for the post processing</u> <sup>5</sup> . | ### Table 76 FCS\_RNG.1/CS/DRG3 | FCS_RNG.1/CS/DRG3 | Random number generation | |-------------------|--------------------------| | Hierarchical to | No other components. | <sup>&</sup>lt;sup>1</sup> [selection: prevents the output of any internal random number that depends on some raw random numbers that have been generated after the total failure of the entropy source, generates the internal random numbers with a post-processing algorithm of class DRG.2 as long as its internal state entropy guarantees the claimed output entropy] <sup>&</sup>lt;sup>2</sup> [selection: externally, at regular intervals, continuously, upon specified internal events] <sup>&</sup>lt;sup>3</sup> [selection: bits, octets of bits, numbers [assignment: format of the numbers]] <sup>&</sup>lt;sup>4</sup> [assignment: additional test suites] <sup>&</sup>lt;sup>5</sup> [selection: use PTRNG of class PTG.2 as random source for the post-processing, have [assignment: work factor], require [assignment: guess work]] ## **Security Target Lite** ### **Security Requirements (ASE\_REQ)** | FCS_RNG.1/CS/DRG3 | Random number generation | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Dependencies | No dependencies. | | FCS_RNG.1.1/CS/DRG3 | The TSF shall provide a deterministic random number generator that implements: | | | (DRG.3.1) If initialized with a random seed <u>using a PTRNG of class PTG.2</u> <u>as random source<sup>1</sup></u> , the internal state of the RNG shall <u>have at least 100</u> <u>bit of entropy<sup>2</sup></u> . | | | (DRG.3.2) The RNG provides forward secrecy. | | | (DRG.3.3) The RNG provides backward secrecy even if the current internal state is known. | | FCS_RNG.1.2/CS/DRG3 | The TSF shall provide numbers that meet: | | | (DRG.3.4) The RNG, initialized with a random seed, where the seed has at least 100 bit of entropy and is derived by a PTG.2 certified PTRNG <sup>3</sup> generates output for which $2^{48^4}$ strings of bit length 128 are mutually different with probability that is greater than $1 - 2^{-24}$ | | | (DRG.3.5) Statistical test suites cannot practically distinguish the random numbers from the output sequences of an ideal RNG. The random numbers must pass test procedure A <u>and the U.S. National Institute of Standards and Technology (NIST) test suite for RNGs used for cryptographic purposes [SP 800-22]<sup>6</sup>.</u> | ### Table 77 FCS\_RNG.1/CS/DRG4 | FCS_RNG.1/CS/DRG4 | Random number generation | |---------------------|---------------------------------------------------------------------------------------------------------------| | Hierarchical to | No other components. | | Dependencies | No dependencies. | | FCS_RNG.1.1/CS/DRG4 | The TSF shall provide a hybrid deterministic random number generator that implements: | | | (DRG.4.1) The internal state of the RNG shall <u>use PTRNG of class PTG.2 as</u> random source <sup>7</sup> . | | | (DRG.4.2) The RNG provides forward secrecy. | | | (DRG.4.3) The RNG provides backward secrecy even if the current internal state is known. | | | (DRG.4.4) The RNG provides enhanced forward secrecy on demand <sup>8</sup> . | | | (DRG.4.5) The internal state of the RNG is seeded by an <u>PTRNG of class</u> <u>PTG.2<sup>9</sup></u> . | | FCS_RNG.1.2/CS/DRG4 | The TSF shall provide numbers that meet: | <sup>&</sup>lt;sup>1</sup> [selection: using a PTRNG of class PTG.2 as random source, using a PTRNG of class PTG.3 as random source, using an NPTRNG of class NTG.1 [assignment: other requirements for seeding]] <sup>&</sup>lt;sup>2</sup> [selection: have [assignment: amount of entropy], have [assignment: work factor], require [assignment: guess work]] <sup>&</sup>lt;sup>3</sup> [assignment: requirements for seeding] <sup>&</sup>lt;sup>4</sup> [assignment: number of strings] <sup>&</sup>lt;sup>5</sup> [assignment: probability] <sup>&</sup>lt;sup>6</sup> [assignment: probability] <sup>&</sup>lt;sup>7</sup> [selection: use PTRNG of class PTG.2 as random source, have [assignment: work factor], require [assignment: guess work]] <sup>&</sup>lt;sup>8</sup> [selection: on demand, on condition [assignment: condition], after [assignment: time]] <sup>&</sup>lt;sup>9</sup> [selection: internal entropy source, PTRNG of class PTG.2, PTRNG of class PTG.3, [other selection]] ## **Security Target Lite** | FCS_RNG.1/CS/DRG4 | Random number generation | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | (DRG.4.6) The RNG generates output for which $2^{48^{1}}$ strings of bit length 128 are mutually different with probability that is greater than $1-2^{(-24)^{2}}$ . | | | (DRG.4.7) Statistical test suites cannot practically distinguish the random numbers from the output sequences of an ideal RNG. The random numbers must pass test procedure A <u>and the U.S. National Institute of Standards and Technology (NIST) test suite for RNGs used for cryptographic purposes [SP 800-22]<sup>3</sup>.</u> | ## **6.2** Security assurance requirements In the following Table 78, the security assurance requirements and compliance rationale for augmented refinements are given. Table 78 SAR list and refinements | SAR | Refinement | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADV_ARC.1 | Refined in [PP0084] | | ADV_FSP.5 | The refinement of ADV_FSP.4 from [PP0084] can also be applied to the assurance level EAL 6 comprising ADV_FSP.5. The assurance component ADV_FSP.4 is extended to ADV_FSP.5 with aspects regarding the level of description. ADV_FSP.5 requires a semi-formal description in addition. The refinement is still valid. | | ADV_IMP.2 | The refinement of ADV_IMP.1 in [PP0084] requires the evaluator to check for completeness. In case of ADV_IMP.2 the entire implementation representation has to be provided anyhow. A check for completeness is also applicable in case the entire implementation representation is provided. | | ADV_INT.3 | No refinement | | ADV_TDS.5 | No refinement | | ADV_SPM.1 | No refinement | | AGD_OPE.1 | Refined in [PP0084] | | AGD_PRE.1 | Refined in [PP0084] | | ALC_CMC.5 | The refinement of ALC_CMC.4 from [PP0084] details how configuration management has to be also applied to production. This is also applicable for ALC_CMC.5. ALC_CMC.5 is not specifically focused on production. | | ALC_CMS.5 | The refinement of ALC_CMS.4 from [PP0084] can also be applied to the assurance level EAL 6 comprising ALC_CMS.5. The assurance package ALC_CMS.4 is extended to ALC_CMS.5 with aspects regarding the configuration control system for the TOE. The refinement is still valid. | | ALC_DEL.1 | Refined in [PP0084] | | ALC_DVS.2 | Refined in [PP0084] | | ALC_FLR.1 | No refinement | | ALC_LCD.1 | No refinement | $<sup>^1 [</sup> selection: internal \ entropy \ source, PTRNG \ of \ class \ PTG.2, PTRNG \ of \ class \ PTG.3, [other \ selection]]$ <sup>&</sup>lt;sup>2</sup> [assignment: probability] <sup>&</sup>lt;sup>3</sup> [assignment: additional test suites] ## **Security Target Lite** ## **Security Requirements (ASE\_REQ)** | SAR | Refinement | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALC_TAT.3 | No refinement | | ASE_CCL.1 | No refinement | | ASE_ECD.1 | No refinement | | ASE_INT.1 | No refinement | | ASE_OBJ.2 | No refinement | | ASE_REQ.2 | No refinement | | ASE_SPD.1 | No refinement | | ASE_TSS.1 | No refinement | | ATE_COV.3 | The refinement of ATE_COV.2 in [PP0084] clarifies how to deal with testing of security mechanisms for physical protection. It further requests the TOE to be tested under different operating conditions. These refinements are also applicable for ATE_COV.3, which requires complete TSFI coverage. | | ATE_DPT.3 | No refinement | | ATE_FUN.2 | ATE_SDP.1 shall be added to the dependency list in order to reflect reporting of ATE_SDP.1 testing. | | ATE_IND.2 | No refinement | | AVA_VAN.5 | Refined in [PP0084] | | ATE_SDP.1 | Defined in this ST | ## **6.3** Security requirements rationale ## **6.3.1** Rationale for the Security Functional Requirements The security requirements rationale identifies the modifications and additions made to the rationale presented in [PP0084]. ## 6.3.1.1 Additional SFRs Table 79 Rationale for SFRs related to O.Firewall | SFR | Rationale | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FDP_ACC.2/AF | The SFR with the respective SFP require the implementation of an areabased memory access control. | | FDP_ACF.1/AF | The SFR allows the TSF to enforce access to objects within the respective SFP based on security attributes and defines these attributes and defines the rules based on these attributes that enable explicit decisions. | | FMT_MSA.3/AF | The SFR requires that the TOE provides default values for the security attributes used in the SFP. Because the TOE is a hardware platform, these default values are generated by the reset procedure. | | FMT_MSA.1/AF/S | The SFR requires that authorized users can manage TSF attributes. It ensures that the access control attributes associated to secure addresses can be managed only by code running in secure and privilege mode. | | FMT_MSA.1/AF/NS | The SFR requires that authorized users can manage TSF attributes. It ensures that the access control attributes associated to non-secure addresses can be managed by code running in secure or non-secure privilege mode. | ## **Security Target Lite** ## **Security Requirements (ASE\_REQ)** | SFR | Rationale | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FMT_SMF.1/AF | The SFR is used for the specification of the management functions to be provided by the TOE. Being a hardware platform, the TOE allows the management of the security attributes by making the hardware registers accessible to software to enable modification. | | FMT_SMR.1/AF | This SFR defines the roles used for management of the security attributes. The roles are defined by the security attribute of the fetch address of the CPU instruction. | ### Table 80 Rationale for SFRs related to O.Ctrl\_Auth\_Loader | SFR | Rationale | |------------------|--------------------------------------------------------------------------------------------------------------------| | FMT_MTD.1/Loader | This SFR requires that the TOE provides management functions for modification and deletion of authentication keys. | | FMT_SMR.1/Loader | This SFR requires that the roles to management keys are defined | | FMT_SMF.1/Loader | This SFR requires that the key management functions are defined | | FIA_UID.2/Loader | This SFR requires that management functions can only be executed by authorized roles. | ### Table 81 Rationale for SFRs related to O.Secure\_UC\_Load | SFR | Rationale | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FDP_UCT.1 | This SFR requires integrity protection of the download image | | FDP_UIT.1 | This SFR requires confidentiality protection of the download image | | FDP_ACC.1/Loader<br>FDP_ACF.1/Loader | Both SFRs defines the roles of the loader policy. The User OS can change the image provider key and thus exclude images, which were not generated using this specific key. The image provider role is responsible for generating authentic and integrity protected images- | | FMT_MTD.1/Loader | This SFR requires that the TOE provides management functions for modification and deletion of authentication keys. | | FPT_FLS.1/Loader | This SFR requires atomic secure updates or secure fail safe. When loader is active in the field, it can only exit this state, if a successful download is performed. | Note: FDP\_UCT.1 and FDP\_UIT.1 do not require the FTP\_ITC.1 dependency, because O.Secure\_UC\_Load does not require a mutual authentication. ### Table 82 Rationale for SFRs related to O.Secure\_UC\_Activation | SFR | Rationale | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FPT_FLS.1/Loader | This SFR requires atomic secure updates or secure fail safe. When loader is active in the field, it can only exit this state, if a successful download is performed. | ### Table 83 Rationale for SFRs related to O.Prot\_TSF\_Confidentiality | SFR | Rationale | |-----------|-------------------------------------| | FTP_ITC.1 | This SFR requires a trusted channel | ### **Security Target Lite** ### Security Requirements (ASE\_REQ) | SFR | Rationale | |------------------|------------------------------------------------------------------------------------------------------------------------------------------| | FDP_ACC.1/Loader | Both SFRs defines the roles of the loader policy. The User OS can change | | FDP_ACF.1/Loader | the image provider key and thus exclude images, which were not generated using this specific key. The image provider role is responsible | | | for generating authentic and integrity protected images. | ### 6.3.1.2 Additional SFRs related to O.Malfunction The FPT\_SDP.1 component defines digital error detection capability for the SDP subsystem. This SFR states that the TOE does not only self-protect by using physical countermeasures like sensors and filters but also uses strong forms of digital error detection by redundancy and strong EDCs. FDP\_ITT.1/SDP, FPT\_ITT.1/SDP and FDP\_IFC.1/SDP define that the TOE hardware of the SDP subsystem must protect against malfunction without support from the embedded software. ## 6.3.1.3 Additional SFRs related to O.Phys-Manipulation The FPT\_TST.1 component allows that particular parts of the security mechanisms and functions provided by the TOE can be tested after TOE delivery. This feature is important to detect direct physical manipulations by a FIB device in order to disable the alarm system of the chip. ### 6.3.1.4 Additional SFRs related to O.AES The optional Crypto Suite provides the AES chaining modes ECB, CTR, CBC, CMAC and CBC-MAC. The associated SFRs are defined in chapter 6.1.11.1. ### 6.3.1.5 Additional SFRs related to O.TDES The optional Crypto Suite provides the DES/TDES chaining modes ECB, CTR, CBC, CBC-MAC and Retail-MAC. The associated SFRs are defined in chapter 6.1.11.2. ### 6.3.1.6 Additional SFRs related to O.HMAC The optional Crypto Suite provides the HMAC calculation. The associated SFR are defined in chapter 6.1.11.3 ### 6.3.1.7 Additional SFRs related to O.FFC The optional Crypto Suite provides Finite Field cryptographic services. The associated SFRs are defined in chapter 6.1.11.4 ## 6.3.1.8 Additional SFRs related to O.RSA The optional Crypto Suite provides RSA functions. The associated SFRs are defined in chapter 6.1.11.5. ### 6.3.1.9 Additional SFRs related to O.ECC The optional Crypto Suite provides ECC functions. The associated SFRs are defined in chapter 6.1.11.6. ### 6.3.1.10 Additional SFRs related to O.Hash Release The optional Crypto Suite provides Hash functions. The associated SFRs are defined in chapter 6.1.11.7. 58 ## **Security Target Lite** **Security Requirements (ASE\_REQ)** ### 6.3.1.11 Additional SFRs related to O.RND The Hardware and the optional Crypto Suite provide random functions. The associated SFRs are defined in chapters 6.1.1 and 6.1.11.8. ## **6.3.2** Dependencies of Security Functional Requirements The dependencies of the SFRs which are defined in [PP0084] are resolved in [PP0084], ch. 6.3.2. The following table lists the dependencies of the additional SFRs which are defined in this ST. Table 84 Dependencies of SFRs | SFR | Dependencies | Rationale | |-----------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | FDP_ACC.2/AF | FDP_ACF.1 | Fulfilled by FDP_ACF.1/AF | | FDP_ACF.1/AF | FDP_ACC.1 | Fulfilled by FDP_ACC.2/AF, which is hierarchically higher | | | FMT_MSA.3 | Fulfilled by FMT_MSA.3/AF | | FMT_MSA.3/AF | FMT_MSA.1 | Fulfilled by FMT_MSA.1/AF/S and FMT_MSA.1/AF/NS | | | FMT_SMR.1 | Fulfilled by FMT_SMR.1/AF | | FMT_MSA.1/AF/S<br>FMT_MSA.1/AF/NS | FDP_ACC.1 or FDP_IFC.1 | Fulfilled by FDP_ACC.2/AF, which is hierarchically higher | | | FMT_SMR.1 | Fulfilled by FMT_SMR.1/AF | | | FMT_SMF.1 | Fulfilled by FMT_SMF.1/AF | | FMT_SMR.1/AF | FIA_UID.1 | Not applicable, because the role is implicitly identified by the execution context of the processor. | | FMT_SMF.1/AF | None | No dependency | | FDP_ACC.1/Loader | FDP_ACF.1 | Fulfilled by FDP_ACF.1/Loader | | FDP_ACF.1/Loader | FMT_MSA.3 | Not applicable, because there are no security attributes defined | | | FDP_ACC.1 | Fulfilled by FDP_ACC.1/Loader | | FMT_MTD.1/Loader | FMT_SMR.1 | Fulfilled by FMT_SMR.1/Loader | | | FMT_SMF.1 | Fulfilled by FMT_SMF.1/Loader | | FMT_SMR.1/Loader | FIA_UID.1 | Fulfilled by FIA_UID.2/Loader | | FMT_SMF.1/Loader | None | No dependency | | FIA_UID.2/Loader | None | No dependency | | FPT_FLS.1/Loader | None | No dependency | | FMT_LIM.1/Loader | FMT_LIM.2 | Fulfilled by FMT_LIM.2/Loader | | FMT_LIM.2/Loader | FMT_LIM.1 | Fulfilled by FMT_LIM.1/Loader | | FPT_TST.1 | None | No dependency | | FCS_COP.1/AES | FCS_CKM.6 | Fulfilled by FCS_CKM.6/AES | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_CKM.6/AES | [FDP_ITC.1 or<br>FDP_ITC.2 or | The TOE does not provide services to generate or import symmetric keys. This will be done by the embedded software for the composite TOE. | ## **Security Target Lite** ## Security Requirements (ASE\_REQ) | SFR | Dependencies | Rationale | |----------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | | FCS_CKM.1 or FCS_CKM.5] | | | FCS_COP.1/TDES | FCS_CKM.6 | Fulfilled by FCS_CKM.6/TDES | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_CKM.6/TDES | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate or import symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_COP.1/CS/AES/ <iter></iter> | FCS_CKM.6 | Fulfilled by FCS_CKM.6/CS/AES | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate or import symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_CKM.6/CS/AES | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate or import symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_COP.1/CS/TDES/ <iter></iter> | FCS_CKM.6 | Fulfilled by FCS_CKM.6/CS/TDES | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate or import symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_CKM.6/CS/TDES | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate or import symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_COP.1/CS/HMAC/ <iter></iter> | FCS_CKM.6 | The TOE does not provide services to destroy HMAC keys. This will be done by the embedded software for the composite TOE. | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | The TOE does not provide services to generate or import symmetric keys. This will be done by the embedded software for the composite TOE. | | FCS_COP.1/CS/FFC/ <iter></iter> | FCS_CKM.6 | The TOE does not provide services to destroy FFC keys. This will be done by the embedded software for the composite TOE. | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | Fulfilled by FCS_CKM.1/CS/FFC | | FCS_CKM.1/CS/FFC | [FCS_CKM.2<br>or<br>FCS_CKM.5 or | Fulfilled by FCS_COP.1/CS/FFC/ <iter></iter> | ## **Security Target Lite** ## Security Requirements (ASE\_REQ) | SFR | Dependencies | Rationale | |----------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | | FCS_COP.1] | | | | [FCS_RBG.1 | Fulfilled by FCS_RNG.1/TRNG or FCS_RNG.1/CS/* | | | or | | | | FCS_RNG.1] | | | | FCS_CKM.6 | The TOE does not provide services to destroy FFC keys. This will be done by the embedded software for the composite TOE. | | FCS_COP.1/CS/RSA/ <iter></iter> | FCS_CKM.6 | The TOE does not provide services to destroy RSA keys. This will be done by the embedded software for the composite TOE. | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | Fulfilled by FCS_CKM.1/CS/RSA/ <iter></iter> | | FCS_CKM.1/CS/RSA/ <iter></iter> | [FCS_CKM.2 | Fulfilled by FCS_COP.1/CS/RSA/ <iter></iter> | | | or | | | | FCS_CKM.5 or | | | | FCS_COP.1] | | | | [FCS_RBG.1<br>or | Fulfilled by FCS_RNG.1/TRNG or FCS_RNG.1/CS/* | | | FCS_RNG.1] | | | | FCS_CKM.6 | The TOE does not provide services to destroy RSA keys. This will be done by the embedded software for the composite TOE. | | FCS_COP.1/CS/ECC/ <iter></iter> | FCS_CKM.6 | The TOE does not provide services to destroy ECC keys. This will be done by the embedded software for the composite TOE. | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | Fulfilled by FCS_CKM.1/CS/ECC/ <iter></iter> | | FCS_CKM.1/CS/ECC/ <iter></iter> | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | Fulfilled by FCS_COP.1/CS/ECC/ <iter></iter> | | | [FCS_RBG.1<br>or<br>FCS_RNG.1] | Fulfilled by FCS_RNG.1/TRNG or FCS_RNG.1/CS/* | | | FCS_CKM.6 | The TOE does not provide services to destroy ECC keys. This will be done by the embedded software for the composite TOE | | FCS_COP.1/CS/Hash/ <iter></iter> | FCS_CKM.6 | n/A, as a hash function does not use keys. | | | [FDP_ITC.1 or<br>FDP_ITC.2 or<br>FCS_CKM.1 or<br>FCS_CKM.5] | n/A, as a hash function does not use keys. | ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** ### Security Requirements (ASE\_REQ) | SFR | Dependencies | Rationale | | |-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | FCS_RNG.1/CS/PTG2 | None | No dependency | | | FCS_RNG.1/CS/PTG3 | None | No dependency | | | FCS_RNG.1/CS/DRG3 | None | No dependency | | | FCS_RNG.1/CS/DRG4 | None | No dependency | | | FPT_SDP.1 | ATE_SDP.1 | Fulfilled by ATE_SDP.1 | | | | FDP_SDI.2 | Fulfilled by FDP_SDI.2 | | | FDP_ITT.1/SDP | [FDP_ACC.1 | Fulfilled by FDP_IFC.1/SDP | | | | or<br>FDP_IFC.1] | | | | FPT_ITT.1/SDP | None | No dependency | | | FDP_IFC.1/SDP | FDP_IFF.1 | Part 2 of the Common Criteria defines the dependency of FDP_IFC.1 on FDP_IFF.1. The specification of FDP_IFF.1 would not capture the nature of the security functional requirement nor add any detail. As stated in the SDP Processing Policy referred to in | | | | | FDP_IFC.1/SDP there | | | | | are no attributes necessary. The security functional requirement for the TOE is sufficiently described using FDP_ITT.1/SDP and its SDP Processing Policy (FDP_IFC.1/SDP). | | #### 6.3.3 **Rationale of the Assurance Requirements** The TOE is a typical security IC as defined in [PP0084]. The rationale for EAL level and augmentation is as follows. An assurance level EAL6 with the augmentations ALC\_FLR.1 is required for this type of TOE since it is intended to defend against highly sophisticated attacks without a protective environment. This evaluation assurance package was selected to permit a developer to gain maximum assurance from positive security engineering based on good commercial practices. In order to provide a meaningful level of assurance that the TOE provides an adequate level of defence against such attacks, the evaluators should have access to all information regarding the TOE including the TSF internals, the low level design and source code including the testing of the modular design. Additionally the mandatory technical document [JIL] shall be taken as a basis for the vulnerability analysis of the TOE. The assurance class ATE\_SDP.1 is defined because this TOE claims error detection mechanisms by FPT\_SDP. 1 which cannot be exhaustively tested by the existing ATE and AVA classes alone. ATE\_SDP.1 has dependencies to the assurance components ADV\_ARC.1, ADV\_IMP.1 and AVA\_TDS.4, which are always fulfilled because this ST claims EAL.6 assurance package. ### **Security Target Lite** **TOE Summary Specification (ASE\_TSS)** ## 7 TOE Summary Specification (ASE\_TSS) The product overview is given in section 1.3.1. The Security Features are described below and the relation to the security functional requirements is shown. The TOE is equipped with the following security features to meet the security functional requirements: **Table 85 TOE Security Features** | <b>Security Feature</b> | Description | |-------------------------|-----------------------------------------| | SF_DPM | Device Phase Management | | SF_PS | Protection against Snooping | | SF_PMA | Protection against Modification Attacks | | SF_PLA | Protection against Logical Attacks | | SF_HC | Hardware provided Cryptography | | SF_CS | Crypto Suite Services | ## 7.1 SF\_DPM: Device Phase Management The life cycle of the TOE is split up into several phases (see [PP0084], ch. 1.2.3). Chip development and production (phase 2, 3, 4) and final use (phases 4-7) is a rough split-up from the TOE point of view. These phases are implemented in the TOE as test mode (phase 3) and user mode (phases 4-7). In addition, a chip identification mode exists which is active in all phases. The chip identification data (O.Identification) is stored in a non-modifiable configuration page area of the non-volatile memory. Further TOE configuration data is stored in the same area. In addition, user initialization data can be stored in the NVM during the production phase as well. During this first data programming, the TOE is still in the secured environment and in test mode. The covered security functional requirement is FAU\_SAS.1 "Audit storage". During start-up of the TOE the decision for one of the various operation modes is taken dependent on phase identifiers. The decision of accessing a certain mode is defined as phase entry protection. The phases follow also a defined and protected sequence. The sequence of the phases is protected by means of authentication. The covered security functional requirements are FMT\_LIM.1 and FMT\_LIM.2. During the production phase (phase 3 and 4) or after the delivery to the customer (phase 5 to phase 7), the TOE provides the possibility to download a user specific encryption key and user code and data into the empty (erased) NVM area as specified by the associated control information of the Flash Loader software. For phase 7 usage, the user can optionally deactivate the mutual authentication between Administrator/Download Operator User and Flash Loader. In that case, Loader Package 2 and Authentication of the Security IC is not applicable. Alternatively in case the user has ordered TOE derivatives without Flash Loader, software download by the user (phase 5 to phase 7) is disabled and all user data of the embedded software is stored on the TOE at Infineon premises. In case the user has ordered the TOE derivatives with Flash Loader enabled, the Flash Loader may either be received in a way, which requires an authentic Pinletter and authentication afterwards, or it may be received in a state, which immediately requires successful mutual authentication. The Pinletter process can exchange the default authentication key. Successful authentication is required before being able to use the download functionality of the Flash Loader. Once authenticated, the functionality to exchange the Flash Loader keys depending on the user's identity is enabled. One of the keys, which can be exchanged is the Image Provider key. This key is used to decrypt and verify the integrity protected and encrypted download image. The authenticated user may also invalidate authentication keys depending on the user's identity. The Flash Loader uses AES CCM mode [SP 800-38C] for encryption and integrity protection of payload and for authentication. For key usage diversification, the Flash Loader uses key derivation according to [SP 800-108]. ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** ### **TOE Summary Specification (ASE\_TSS)** The covered security functional requirements are FMT\_LIM.1/Loader, FMT\_LIM.2/Loader, FTP\_ITC.1, FDP\_UCT.1, FDP\_UIT.1, FDP\_ACC.1/Loader, FDP\_ACF.1/Loader, FMT\_MTD.1/Loader, FMT\_SMR.1/Loader, FMT\_SMF.1/Loader, FIA\_UID.2/Loader and FIA\_API.1. Note that the SFRs FTP\_ITC.1, FDP\_UCT.1, FDP\_UIT.1, FDP\_ACC.1/Loader, FDP\_ACF.1/Loader, FMT\_MTD.1/Loader, FMT\_SMR.1/Loader, FMT\_SMF.1/Loader, FIA\_UID.2/Loader and FIA\_API.1 are only part of the TOE if the flash loader is active. Each operation phase is protected by means of authentication and encryption. The covered security functional requirements are FDP\_ITT.1 and FPT\_ITT.1. The Flash Loader only allows switching to User OS when a valid (i.e. MAC verified) image is loaded. The covered security functional requirements is FPT\_FLS.1/Loader. ## 7.2 SF\_PS: Protection against Snooping All contents of the memories RAM, ROM and NVM of the TOE are encrypted on chip to protect them against data analysis. The encryption of the memory content is done by the MCICE using a proprietary cryptographic algorithm. A complex key management and address scrambling provides protection against cryptographic analysis attacks. All security relevant transfers via the peripheral bus are dynamically masked and thus protected against readout and analysis. Leakage of data dependent code execution can be reduced by employing specific hardware features. In addition, the Masked Instruction Set Extension (MISE) coprocessor provides an Armv8-M Custom data path Extension (CDE) with side-channel improved (masked) variants of common 32-bit instructions. This will provide additional means for the embedded software to minimize side channel leakage. The covered security functional requirements are FDP\_SDC.1, FDP\_IFC.1, FPT\_PHP.3, FPT\_ITT.1, FPT\_FLS.1 and FDP\_ITT.1. Most components of the design are synthesized to disguise allocation of elements to certain modules of the IC. Physical regularity of the logic functions is thereby removed. The covered security functional requirement is FPT\_PHP.3. A further protective design method used is security optimized wiring. Certain security-critical wires have been identified and protected by special routing measures against probing. Additionally specific signal lines, required to operate the device, are embedded into shield lines of the chip to prevent successful probing. The covered security functional requirements are FPT\_PHP.3, FPT\_ITT.1, FDP\_ITT.1 and FDP\_IFC.1. A low system frequency sensor FSE is implemented to prevent the TOE from single stepping. The sensor is tested by the User Mode Security Life Control UMSLC. The UMSLC library provides some wrapper functionality around the UMSLC hardware part containing measures against fault attacks. The covered security functional requirements are FPT\_PHP.3 and FPT\_FLS.1. ## 7.3 SF\_PMA: Protection against Modifying Attacks The TOE has implemented a dual CPU running in lockstep mode and registers protected with 32 bit EDC. This mechanism reliably detects attacks on the code flow and data processed by the CPU. In the case of a detected attack, the TOE enters the secure state. The TOE is equipped with a 28 bit EDC in RAM, a 28 bit EDC in NVM and a 32 bit EDC in ROM, which is realized in the MCICE peripheral. The EDC detects detect single- and multi-bit errors. In the case of an EDC error, the TOE enters the secure state. The covered security functional requirements are FRU\_FLT.2, FPT\_PHP.3 and FDP\_SDI.2. ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** ### **TOE Summary Specification (ASE\_TSS)** A life test on internal security features is provided – it is called User Mode Security Life Control (UMSLC), which checks alarm lines for correct operation. This test can be triggered by user software during normal operation or via the UMSLC lib. If physical manipulation or a physical probing attack is detected, the TOE enters the secure state (as defined in chapter 6.1.4). To further decrease the risk of manipulation and tampering of the detection system a redundant alarm propagation and system deactivation is provided. The covered security functional requirements are FPT\_FLS.1, FPT\_PHP.3 and FPT\_TST.1 The Instruction Stream Signature Checking (ISS) calculates a hash over all executed instructions and automatically checks the correctness of this hash value. If the code execution follows an illegal path an alarm is triggered. This feature can optionally be used for program flow integrity protection but it is not needed as the dual CPU and memory EDC mechanisms are far better suited to detect such attacks. The Online Configuration Check (OCC) function controls the modification of relevant system settings. It is also useful as a measure against fault attacks and accidental changes. The content of the protected registers is permanently hashed and checked against a reference value. A violation generates an alarm event and leads to the secure state. In addition to the MPU and SAU, the TOE supports dynamical locking of dedicated peripherals depending on the secure and privilege security attributes. This way data flow between CPU and peripherals can be controlled. Manipulations utilizing access to specific peripherals can be restricted to the security state of the CPU or completely prevented. As physical effects or manipulative attacks may also target the program flow of the user software, a watchdog timer and a check point register are implemented. These features allow the user to check the correct processing time and the integrity of the program flow of the user software. The covered security functional requirements are FPT\_FLS.1 and FPT\_PHP.3. The HSL provides tearing safe write operations which can be utilized by the embedded software. The covered security functional requirement is FPT\_PHP.3. The correct function of the TOE is only given in the specified range of environmental operating parameters. To prevent an attack exploiting that circumstance the TOE is equipped with a temperature sensor, glitch sensor and voltage sensor as well as backside light detection. The TOE falls into the defined secure state in case of a specified range violation. The defined secure state causes the chip internal reset process. The covered security functional requirements are FRU\_FLT.2 and FPT\_FLS.1 The TOE contains a dual CPU in lockstep mode to detect bit flips in digital logic. It also has strong EDCs with 28 bits or more code size. The covered security functional requirement is FPT\_SDP.1. The TOE provides a part (i.e. the SDP subsystem) which completely protects itself against modification attacks. The covered security functional requirement are FDP\_ITT.1/SDP, FPT\_ITT.1/SDP and FDP\_IFC.1/SDP. ## 7.4 SF\_PLA: Protection against Logical Attacks The TOE implements the Armv8-M Memory Protection Unit (MPU) with 8 regions and the Security Attribution Unit (SAU) with 8 regions according to [Armv8-M], ch. B10. The SAU contains an Implementation Defined Attribution Unit (IDAU). The IDAU exempts the address ranges 4000 0000H - 5FFF FFFH and A000 0000H - FFFF FFFFH from security attribution. ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** ### **TOE Summary Specification (ASE\_TSS)** During each start-up of the TOE the address ranges and MPU access rights are initialized by the Boot Software (BOS) with predefined values. The BOS maps a small region containing the start-up code for access of privilege software. When the BOS hands over control to the embedded software, the SAU is disabled, and thus all addresses are marked secure and non-secure not callable. The covered security functional requirements are FDP\_ACC.2/AF, FDP\_ACF.1/AF, FMT\_MSA.1/AF/S, FMT\_MSA.1/AF/NS, FMT\_MSA.3/AF, FMT\_SMF.1/AF and FMT\_SMR.1/AF. ## 7.5 SF\_HC: Hardware provided cryptography The TOE is equipped with a random number generator as defined in the SFRs FCS\_RNG.1/TRNG in chapter 6.1.1. The covered security functional requirement is FCS\_RNG.1/TRNG. The TOE supports the encryption and decryption in accordance with the Advanced Encryption Standard (AES) and cryptographic key sizes of 128 bits or 192 bits or 256 bits that meet the standards as defined in chapter 6.1.2. The covered security functional requirement are FCS\_COP.1/AES and FCS\_CKM.6/AES. The TOE supports the encryption and decryption in accordance with the TDES standard and cryptographic key sizes of 112 bits or 156 bits that meet the standards as defined in chapter 6.1.2. The covered security functional requirement are FCS\_COP.1/TDES and FCS\_CKM.6/TDES ## 7.6 SF\_CS: Crypto Suite Services The optional Crypto Suite utilizes the symmetric coprocessor and the asymmetric coprocessor of the hardware to implement standard cryptographic algorithms. For details, see the confidential Security Target. ## **Security Target Lite** ## Hash values of libraries ## 8 Hash values of libraries This chapter list the SHA256 hashes of the libraries from section 1.4.2.2. ### Table 86 SHA256 hash values | Lib | SHA256 | |--------------------------|----------------------------------------------------------------------------------------------------| | NRG™ | 12178be1bcc009aa4c4f5a6cd289fbb89b2c2a15e8d6200effdc9764113a95cb | | UMSLC | 74091c50254bc348a48a2e261a125735dca41f2419cd9541c3e6fbfdff63b529 | | HSL | 5990e31fe9f32009752914e105933287693afe6264e35446ecdd750232350141 | | - | | | Crypto Suite<br>5.02.002 | CS-SLC27V32-sym-ae.lib:<br>SHA256=1c5e27c0a0409636a133f84ca1967470f67ffb04edb62af5ef9855999e3c519d | | 3.02.002 | CS-SLC27V32-sym-cipher-aes.lib: | | | SHA256=f18e53a49911d7ed18eb76840c90f908458b9556f3b3c9d72f4ed81270ae48e2 | | | CS-SLC27V32-asym.lib: | | | SHA256=20519867b297daa03ab15bd6d5526a72d7ad34311d1dfe102ecbf98a6fee6efd | | | CS-SLC27V32-asym-base.lib: | | | SHA256=b464d36e564d3692ff8ec65fb0ca6f4b816911acc9fe6333d1939f5ad9d599da | | | CS-SLC27V32-sym-mac-ciphermac-cbcmac.lib: | | | SHA256=536d0e6c1d5bd720765ada0137d709f184807b574f525c408249e80d8e451b44 | | | CS-SLC27V32-sym-ae-ccm.lib: | | | SHA256=eb1d541e7029395097919a4e798bdd631a2b7fa5d86b6160555a1349e0821dab | | | CS-SLC27V32-sym-cipher.lib: | | | SHA256=9d8939bbff38d1dd12e50bf39ef90528e7d1f909d54e83803668bb0a404830e1 | | | CS-SLC27V32-sym-mac-ciphermac.lib: | | | SHA256=614ab41619903a0cc0e8e33600160130c27c3a27bec47f548f20c5a1120c2b7d | | | CS-SLC27V32-sym-mac-ciphermac-cmac.lib: | | | SHA256=f67c1b0f7e3304edece5d9ac3c39b09a4272431a6532ca44217499cb601a4058 | | | CS-SLC27V32-core.lib: | | | SHA256=c1805f04b2fac34356e9bc6657d8dd8695f3491377f0cbb80788c1b4a903f333 | | | CS-SLC27V32-asym-ecc-curve.lib: | | | SHA256=1db831d4fa6f7394f3345ea79e315c5b9ec51385fdeca4aef59a2d44fcdb7a2b | | | CS-SLC27V32-sym-cipher-des.lib: | | | SHA256=6ee48faa2a9a56d66238a14e3381a6160f8c7b031d513d0b185575375d9bf975 | | | CS-SLC27V32-rng-drbg.lib: | | | SHA256=34c20e5537558158e0587f5610bcfda77bbee858782d83e79a3468850e4d4c2d | | | CS-SLC27V32-asym-ecc.lib: | | | SHA256=647a793cc733322fafd73f45db87c11d7b4f5ae4cbb776859d7073fd3e14dc07 | | | CS-SLC27V32-asym-ecc-ecdsa.lib: | | | SHA256=b9009b63cf1e6b1ad984320ce64a82b1bcefc7bf3e90be96f0b9669b205ae8b0 | | | CS-SLC27V32-asym-ecc-ecsdsa.lib: | | | SHA256=5a14aa927b64e68e88cb495a076341d997314ffa766c7f3886272095ce819e0d | | | CS-SLC27V32-asym-ecc-eddsa.lib: | | | SHA256=81cb69c1db4375c6c32b587b6a9bf5b822d526a4cb6096da55ebeb3ceb8f850e | | | CS-SLC27V32-asym-ffc.lib: | | | SHA256=9a14e886b041f03cbcf37f1ae1cae842b0aac2b303c6644046d7b4abfb93b2f2 | ## **Security Target Lite** | Lib | SHA256 | |-----|-------------------------------------------------------------------------| | | CS-SLC27V32-sym-ae-gcm.lib: | | | SHA256=f57c9891c77034fa7801b1cad7c1078fef88ec38e6eb87997c073042f439a2a1 | | | CS-SLC27V32-sym-hash.lib: | | | SHA256=e665709656344669a3eb4d8aac98c5751c378d5477cc0ff37945cbb8009ea26c | | | CS-SLC27V32-sym-mac-hashmac.lib: | | | SHA256=9d550392317aa5a140a9f6248d76fa2686b58e944555e6781e4891cdd50a6a3a | | | CS-SLC27V32-sym-mac-hashmac-hmac.lib: | | | SHA256=c8357d6643a5fbaad95609775c9e407e392b70f18b90492153bc8c05e95ab554 | | | CS-SLC27V32-rng-hwrng.lib: | | | SHA256=a0624c0e1124f636706c7802a1d2b31d7f984e0036f3cb772c3b285f955a505e | | | CS-SLC27V32-pqc-lattice.lib: | | | SHA256=4cf0b2976fa640c157be9ec86f0a6aa75d27165a754828847fd43ecb2462d21d | | | CS-SLC27V32-sym-mac.lib: | | | SHA256=4b2485832393c2d53a9b1bfa42d2f35d02a79d0423003b7ca6bb708ec1c6f5b6 | | | CS-SLC27V32-pqc-lattice-mldsa.lib: | | | SHA256=29a0af8d3752c29178916ee1914875a894aac25d48e84fc199805ee6c5fd6956 | | | CS-SLC27V32-pqc-lattice-mlkem.lib: | | | SHA256=db38da08c08a1baefa6bf3b82099707f8da2c6d60be88fd6382351efa9fa1504 | | | CS-SLC27V32-asym-ecc-curve-montgomerygfp.lib: | | | SHA256=5804f082cdfadfc799fe461b2b241b5bdd7587d7af193a1f8f71e603a541f40b | | | CS-SLC27V32-asym-ecc-pace.lib: | | | SHA256=c1a8693833eecf8e1343ee4fd94653e5cc36f2eee618c7936cd04e2777870484 | | | CS-SLC27V32-pqc.lib: | | | SHA256=1a0cc4b922caf8edd9bb33407c2de07c05d485bdce5d18eb840694cd90cd866f | | | CS-SLC27V32-sym-mac-ciphermac-retailmac.lib: | | | SHA256=28416cf86fc31a686a207727792752290d7de354e5cf42d1bcc2a9ef271263d2 | | | CS-SLC27V32-rng.lib: | | | SHA256=41657ea4eb32c76bbb893b8261ea6f8de8c2e7f86b73e4bac7030318ba151529 | | | CS-SLC27V32-asym-rsa.lib: | | | SHA256=dd7d9bd009b130f360395748e25c46933e4c404b5f0b66c1e9878cdf5b1e93a0 | | | CS-SLC27V32-sym-hash-sha1.lib: | | | SHA256=18e79d8ab5291757a90b32d6a351e3617c017f73f037336f4b123d90c7f46fbd | | | CS-SLC27V32-sym-hash-sha2.lib: | | | SHA256=c793cd31b66301814364de2ce083b0d27272f6efc392f4752c4213f09d5eca99 | | | CS-SLC27V32-sym-hash-sha3.lib: | | | SHA256=e2cd6e41d7dd604aeea4a2b677ccfe71c26eb0554f990083822160d1ef20b524 | | | CS-SLC27V32-sym-hash-sha3-shake.lib: | | | SHA256=47aa9788f6f4ed58854f1120d8893c910dc82b07487ccdf09242a18a61ff997e | | | CS-SLC27V32-sym.lib: | | | SHA256=6e7f27c179daa08b9508810a51905fb07e9c4fba9ad20f60a6e7c1e920e7b306 | | | CS-SLC27V32-asym-tlbx.lib: | | | SHA256=c5570510c94638d9638edc09e3cae78a280e855f1a099d25e10bbee6bb4a08ee | | | CS-SLC27V32-asym-ecc-curve-twistededwardsgfp.lib: | | | SHA256=4cd127076b687402f8e64c2fbacb575b213bd7976b8540bbf938a4708162f1cd | # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** | Lib | SHA256 | |-----|-------------------------------------------------------------------------| | | CS-SLC27V32-asym-ecc-curve-weierstrassgf2n.lib: | | | SHA256=9b0add6cd1e457c9277f45f136a54964390d70da6d4a07dac34b78c57a39cf55 | | | CS-SLC27V32-asym-ecc-curve-weierstrassgfp.lib: | | | SHA256=bb99f0854464c56188bd5efff133199d414db40e5a265ec4b7e304b3c51d94b5 | ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** **Cryptographic Table** #### **Cryptographic Table** 9 The cryptographic table contains all cryptographic algorithms which are either used by the dedicated software or are provided by the hardware or the Crypto Suite. Please note that the Crypto Suite provides more flexibility in combining cryptographic primitives than what is allowed in the referenced standard. To be compliant to the standard, the user of the Crypto Suite is responsible for using the correct combination of primitives. Table 87 Cryptographic table | Purpose | Cryptographic operation | Implementation | Key size in bits | Standards | |-----------------|----------------------------------|----------------|------------------|------------------------------| | Confidentiality | AES encryption and decryption in | Hardware | 128, | [FIPS 197] | | | ECB mode | | 192, 256 | [SP 800-38A] | | Confidentiality | AES encryption and decryption in | Crypto Suite | 128, | [FIPS 197] | | | ECB, CBC, CTR mode | | 192, 256 | [SP 800-38A] | | Integrity | AES CMAC mode | Crypto Suite | 128, | [FIPS 197] | | | | | 192, 256 | [SP 800-38B] | | Integrity | AES CBC-MAC mode | Crypto Suite | 128, | [FIPS 197] | | | | | 192, 256 | [ISO 9797-1] | | | | | | padding method 2 | | Confidentiality | DES encryption and decryption in | Hardware | 112, 168 | [SP 800-67] | | | ECB mode | | | [SP 800-38A] | | Confidentiality | DES encryption and decryption in | Crypto Suite | 112, 168 | [SP 800-67] | | | ECB, CBC, CTR mode | | | [SP 800-38A] | | Integrity | TDES Retail MAC | Crypto Suite | 112 | [SP 800-67] | | | | | | [ISO 9797-1] | | Integrity | TDES CBC-MAC | Crypto Suite | 112, 168 | [SP 800-67] | | | | | | [ISO 9797-1] | | | | | | padding method 2 | | Integrity | HMAC with SHA-1, SHA256, | Crypto Suite | 160, | [FIPS 180-4] | | | SHA384, SHA512 | | 256, | [FIPS 198-1] | | | | | 384, 512 | | | Confidentiality | RSAEP RSA encryption | Crypto Suite | 1024- | [PKCS#1], | | | | | 4224 | ch. 5.1.1 | | | | | | [SP 800-56B], | | - 61 | | | | ch. 7.1.1 | | Confidentiality | RSADP RSA decryption with | Crypto Suite | 1024- | [PKCS#1], | | | exponential representation | | 2112 | ch. 5.1.2, 2a | | | | | | [SP 800-56B],<br>ch. 7.1.2.1 | | Confidentiality | RSADP RSA decryption with CRT | Crypto Suite | 1024- | [PKCS#1], | | Connidentiality | representation | Crypto Suite | 4224 | ch. 5.1.2, 2b | | | | | | [SP 800-56B], | | | | | | ch. 7.1.2.3 | | Integrity | RSA signature generation RSASP1 | Crypto Suite | 1024- | [PKCS#1], | | <b>5</b> , | | | 2112 | ch. 5.2.1, 2a | ## **Security Target Lite** | Purpose | Cryptographic operation | Implementation | Key size in bits | Standards | |----------------|------------------------------------------------------|----------------|---------------------------|------------------------------------------------------------| | Integrity | RSA signature generation RSASP1 with CRT | Crypto Suite | 1024-<br>4224 | [PKCS#1],<br>ch. 5.2.1, 2b | | Integrity | RSA signature verification RSAVP1 | Crypto Suite | 1024-<br>4224 | [PKCS#1],<br>ch. 5.2.2 | | Key generation | generate probably random primes p and q for RSA keys | Crypto Suite | 512-<br>2064 <sup>1</sup> | [FIPS 186-5],<br>ch. A.1.3 w/o Step 1 <sup>2</sup> | | Key generation | generate RSA (N, d) parameters from p, q | Crypto Suite | 1024-<br>2112 | [FIPS 186-5],<br>ch. A.1.1<br>[PKCS#1],<br>ch. 3.1, 3.2(1) | | Key generation | generate RSA CRT parameters from p, q | Crypto Suite | 1024-<br>4224 | [FIPS 186-5],<br>ch. A.1.1<br>[PKCS#1],<br>ch. 3.1, 3.2(2) | | Primality test | Miller-Rabin primality test | Crypto Suite | 512-<br>20641 | [FIPS 186-5],<br>ch. B.3.1 | | Primality test | Enhanced Miller-Rabin primality test | Crypto Suite | 512-<br>20641 | [FIPS 186-5],<br>ch. B.3.2 | | Key generation | ECC key generation for ECDSA | Crypto Suite | 160-521 | [FIPS 186-5],<br>ch. A.2.1 | | Key generation | ECC key generation for ECSDSA | Crypto Suite | 160-521 | [ISO 14888-3],<br>ch. 6.10.3. | | Key generation | ECC key generation for EdDSA | Crypto Suite | 256, 456 | [FIPS 186-5],<br>ch. A.2.3 | | Integrity | ECDSA signature generation | Crypto Suite | 160-521 | [FIPS 186-5],<br>ch. 6.4.1 | | Integrity | ECDSA signature verifications | Crypto Suite | 160-521 | [FIPS 186-5],<br>ch. 6.4.2 | | Key agreement | ECDH key agreement | Crypto Suite | 160-521 | [SP 800-56A],<br>ch. 5.7.1.2 w/o<br>cofactor | | Key agreement | PACE integrated mapping | Crypto Suite | 160-521 | [ICAO],<br>Appendix B.2 | | Key agreement | X25519 | Crypto Suite | 256 | [RFC 7748] | | Key agreement | X448 | Crypto Suite | 448 | [RFC 7748] | | Integrity | ECSDSA signature generation | Crypto Suite | 160-521 | [ISO 14888-3],<br>ch. 6.10.4<br>[TR-03111],<br>ch. 4.2.3 | | Integrity | ECSDSA signature verification | Crypto Suite | 160-521 | [ISO 14888-3],<br>ch. 6.10.5 | $<sup>^{1}</sup>$ Size for each prime used in the RSA key. This means, the resulting RSA key can have size 1024 - 4128 bits. Rev.1.2 <sup>&</sup>lt;sup>2</sup> Prime generation is only conformant to [FIPS 186-5], A.1.3 for prime Bitlength >= 2048; in case prime Bitlength < 2048 identical algorithm is used, but considered proprietary # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** | Purpose | Cryptographic operation | Implementation | Key size in bits | Standards | |--------------------------|-------------------------------------------------------------|----------------|------------------|------------------------------------------------------| | | | | | [TR-03111],<br>ch. 4.2.3 | | Integrity | EdDSA signature generation | Crypto Suite | 256, 456 | [FIPS 186-5],<br>ch. 7.6 | | Integrity | EdDSA signature verification | Crypto Suite | 256, 456 | [FIPS 186-5],<br>ch. 7.7 | | Integrity | EdDSA pre-hash signature generation | Crypto Suite | 256, 456 | [FIPS 186-5],<br>ch. 7.8.1 | | Integrity | EdDSA pre-hash signature verification | Crypto Suite | 256, 456 | [FIPS 186-5],<br>ch. 7.8.2 | | Key agreement | Finite Field Diffie-Hellman | Crypto Suite | 1024-<br>2048 | [SP 800-56A],<br>ch. 5.7.1.1 w/o step 2 | | Hash | SHA-1 Hash digest | Crypto Suite | N/A | [FIPS 180-4] | | Hash | SHA-2 Hash digest 224, 256, 384, 512, 512/224, 512/256 bits | Crypto Suite | N/A | [FIPS 180-4] | | Hash | SHA3-224, SHA3-245, SHA3-384,<br>SHA3-512 | Crypto Suite | N/A | [FIPS 202] | | Random | Physical RNG PTG.2 | Hardware | N/A | [AIS 31] | | Random | Hybrid Physical RNG PTG.3 | Crypto Suite | 128, 256 | [AIS 31]<br>[SP 800-90A],<br>ch. 10.2 | | Random | Deterministic RNG DRG.3 | Crypto Suite | 128, 256 | [AIS 20]<br>[SP 800-90A],<br>ch. 10.2 | | Random | Hybrid Deterministic RNG DRG.4 | Crypto Suite | 128, 256 | [AIS 31]<br>[SP 800-90A],<br>ch. 10.2 | | XOF | SHAKE128, SHAKE256 | Crypto Suite | N/A | [FIPS 202] | | Authenticated encryption | AES CCM | Flash Loader | 128 | [SP 800-38C] | | Key derivation | KDF in counter mode with AES<br>CMAC as PRF | Flash Loader | 128 | [SP 800-108],<br>ch. 4.1<br>[SP 800-38B],<br>ch. 6.2 | | Integrity | AES CMAC mode | Flash Loader | 128 | [FIPS 197]<br>[SP 800-38B] | ### **Security Target Lite** Evaluation Methodology for ATE\_SDP.1 ## 10 Evaluation Methodology for ATE\_SDP.1 ## 10.1 Evaluation sub-activity (ATE\_SDP.1) ## 10.1.1 Objectives The context of this evaluation method is the evaluation of security ICs that employs SDP functionality. This evaluation method specifically applies to the corresponding SAR ATE\_SDP.1. ## 10.1.2 Input The evaluation evidence for this sub-activity is: - a) the ST - b) the security architecture specification - c) the test documentation - d) the test environment ### 10.1.3 Action ATE\_SDP.1.1E **ATE\_SDP.1.1C:** The test documentation shall contain one or more SDP-testing netlists which cover the SDP subsystem. **Work unit ATE\_SDP.1-1:** The evaluator **shall check** that the test documentation contains one or more SDP-testing netlists covering the SDP subsystem. The set of provided SDP-testing netlists shall contain the sequential logic of the SDP subsystem as present in the TOE's product netlist. **ATE\_SDP.1.2C:** The test documentation shall contain a rationale demonstrating that the SDP-testing netlists are adequate design representations of the TOE's product netlist. Adequate means that - the provided SDP-testing netlists may be partly or fully independent of any product cell libraries. - logic inferred by electronic design automation (EDA), like clock trees and clock gates, reset trees, design for testability (DfT) logic, and power control logic may be omitted. - logic of memory cells may be replaced by functional equivalent mock-ups. **Work unit ATE\_SDP.1-2:** The evaluator **shall examine** the test documentation to determine that the rationale demonstrates that each SDP-testing netlist contains all relevant sequential cells of the TOE's product netlist. For each sequential cell in the TOE's product netlist, which belongs to the SDP subsystem, there shall be an equivalent counterpart in at least one SDP-testing netlist. An SDP-testing netlist may in total contain more sequential cells than the TOE's product netlist. Latches may be replaced by replacement circuits in an SDP-testing netlist, consisting of a register and multiplexer to represent the functionality of both phases, storage phase and transparent phase. Where necessary, clock gates may be replaced by functional clock gating represented by logic that choses between capturing a new value and storing the old value. CPU and SDP protected peripherals shall be subject to fault injection together with all connections between those components. Memory arrays may be replaced by equivalent replacement circuits (mock-ups) and/or may be reduced in size but only to a degree that the corresponding memory control logic can be stimulated qualitatively the same as in the product netlist. ## IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** ### Evaluation Methodology for ATE\_SDP.1 ATE\_SDP.1.3C: The test documentation shall contain the test stimulus specifications and expected results. **Work unit ATE\_SDP.1-3:** The evaluator **shall check** that the test documentation contains the test stimulus specifications and expected results. The evaluator may make their decision based on the test procedure descriptions in the test documentation or based on automated test records created during SDP testing (concerning the necessary stimulation, test programs used are of particular importance). **ATE\_SDP.1.4C:** The SDP testing shall be considered as pass if the fault injection is detected before it causes exploitable failures. **Work unit ATE\_SDP.1-4:** The evaluator **shall examine** the test documentation to determine that the fault injection is detected before it causes exploitable failures. A functional deviation shall be determined by comparison of fault-free primary output values of the SDP subsystem and corresponding primary output values observed and recorded during SDP testing. The functional deviation must be documented as part of each expected SPD-testing result. A timing deviation due to the fault injection may be tolerated and does not imply a functional deviation. An actual SDP-testing result shall be considered not as expected, i.e., a fail result, if the fault injection caused a functional deviation while the TOE did not preserve a secure state. Otherwise, an actual SDP-testing result shall be considered as expected, i.e., a pass result. **ATE\_SDP.1.5C:** The test documentation shall contain a rationale demonstrating that all sequential cells contained in CPU and protected peripherals are covered by each test stimulus. **Work unit ATE\_SDP.1-5:** The evaluator **shall examine** the test documentation to determine if the SDP-testing approach ensures that faults are injected in all sequential cells contained in the SDP-testing netlists. Logic whose outputs are exclusively connected to unprotected hardware components may be omitted. The memory cells and logic inferred by electronic design automation (EDA) are not subject to fault simulation/emulation testing. For memory cells the integrity protection required by FDP\_SDP.1.2 shall be verified according to standard evaluation procedures (e.g. by design review and mathematical arguments showing the claimed EDC strength). The developer may document the approach of how to make sure that each sequential cell is contained in at least one SDP-testing netlist and are subject to fault-injection during SDP testing. The evaluator may make his decision based on the documented approach, and whether it is convincing about the fault-injection coverage of sequential cells. **ATE\_SDP.1.6C:** The test documentation shall contain a mapping demonstrating that all security relevant functions of the SDP subsystem are covered by fault injection tests. **Work unit ATE\_SDP.1-6:** The evaluator **shall examine** the test documentation and the security architecture description to determine that all SFR-enforcing and SFR-supporting modules which belong to the CPU and protected peripherals of the SDP subsystem are covered by at least one fault detection test. ## **Security Target Lite** #### **Acronyms** 11 | Acronym | Description | | |---------|------------------------------------------------------|--| | AES | Advanced Encryption Standard | | | CSP | Chip Scale Package | | | DC | Data Cache | | | ECC | Elliptic Curve Cryptography or Error Correction Code | | | EDC | Error Detection Code | | | FFC | Finite Field Cryptography | | | FRS | Fast Random Source | | | IC | Instruction Cache | | | ISS | Instruction Stream Signature | | | MISE | Masked Instruction Set Extension | | | MCICE | Memory Cache Confidentiality Integrity Engine | | | MPU | Memory Protection Unit | | | NVIC | Nested Vectored Interrupt Controller | | | NVM | Non-Volatile Memory | | | occ | Online Configuration Check | | | RAM | Random Access Memory | | | RNG | Random Number Generator | | | ROM | Read Only Memory | | | RSA | Rivest Shamir Adleman | | | SAU | Security Attribution Unit | | | SDP | Self-Secured Digital Protection | | | SE | Security Extension | | | SPI | Serial Peripheral Interface | | | SPM | Security Policy Model | | | SWP | Single Wire Protocol | | | TOE | Target Of Evaluation | | | UMSLC | User Mode Security Life Control | | ## **Security Target Lite** ## References # 12 References | [AIS 20] | Anwendungshinweise und Interpretationen zum Schema<br>AIS 20, Version 3, 15.05.2013<br>Bundesamt für Sicherheit in der Informationstechnik | | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | [AIS 31] | Anwendungshinweise und Interpretationen zum Schema<br>AIS 31, Version 3, 15.05.2013<br>Bundesamt für Sicherheit in der Informationstechnik | | | | [AIS 46] | Anwendungshinweise und Interpretationen zum Schema<br>AIS 46, Version 3, 2013-12-04<br>Bundesamt für Sicherheit in der Informationstechnik | | | | [ANSSI] | ANSSI: "Avis relatif aux paramètres de courbes elliptiques définis par l'Etat français" in: Journal Officiel de la République Française (JORF) | | | | [Armv8-M] | Arm® v8-M Architecture Reference Manual, ARM part number: AR100-DA-78000-r0p1-10eac0 | | | | [CC1] | Common Criteria for Information Technology Security Evaluation, CC:2022, revision 1, November 2022 — Part 1: Introduction and general model | | | | [CC2] | Common Criteria for Information Technology Security Evaluation, CC:2022, revision 1, November 2022 — Part 2: Security functional components | | | | [CC3] | Common Criteria for Information Technology Security Evaluation, CC:2022, revision 1, November 2022 — Part 3: Security assurance components | | | | [CC5] | Common Criteria for Information Technology Security Evaluation, Part 5: Pre-defined packages of security requirements, November 2022, CC:2022, Revision 1 | | | | [FIPS 180-4] | NIST: FIPS publication 180-4: Secure Hash Standard (SHS), August 2015 | | | | [FIPS 186-5] | NIST: FIPS publication 186-5: Digital Signature Standard (DSS),<br>February 3, 2023 | | | | [FIPS 197] | Federal Information Processing Standards Publication, Advanced Encryption Standard (AES), FIPS PUB 197, as of 05/09/23 | | | | [FIPS 198-1] | Federal Information Processing Standards Publication,<br>FIPS PUB 198-1, July 2008 | | | | [FIPS 202] | Federal Information Processing Standards Publication, SHA-3<br>Standard: Permutation-Based Hash and Extendable-Output Functions,<br>August 2015 | | | | [ICAO] | ICAO Doc 9303, Machine Readable Travel Document, 8 <sup>th</sup> edition, 2021, Part 11: Security Mechanisms for MRTDs | | | | [ISO 15946] | ISO/IEC 15946-5:2022 | | | | [ISO 9797-1] | ISO/IEC 9797-1: 2011 - Information Technology - Security techniques - Message Authentication Codes - Part 1: Mechanisms using block cipher | | | # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** # References | [ISO 9798-2] | ISO/IEC 9798-2:2019 - Information Technology - Security techniques - Entity authentication - Part 2: Mechanisms using authenticated encryption. Fourth edition 2019-06 | | | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | [ISO 14888-3] | ISO/IEC 14888-3:2018 IT Security techniques | | | | | Digital signatures with appendix Part 3: Discrete logarithm based mechanisms | | | | [JIL] | Joint Interpretation Library, Application of Attack Potential to Smartcards, Version 3.2.1 February 2024 | | | | [PKCS#1] | PKCS #1: RSA Cryptography Standard, v2.2, October 27, 2012, RSA Laboratories | | | | [PP0084] | Security IC Platform Protection Profile with Augmentation Packages,<br>Version 1.0, 13.01.2014, BSI-CC-PP-0084-2014 | | | | [RFC 5639] | IETF: RFC 5639, Elliptic Curve Cryptography (ECC) Brainpool Standard Curves and Curve Generation, March 2010, http://www.ietf.org/rfc/rfc5639.txt | | | | [RFC 5114] | IETF: RFC 5114, Additional Diffie-Hellman Groups for Use with IETF Standards, January 2008 | | | | [RFC 3526] | RFC 3526, More Modular Exponential (MODP) Diffie-Hellman groups for Internet Key Exchange (IKE), May 2003 | | | | [RFC 7748] | Internet Research Task Force (IRTF), Request for Comments: 7748,<br>January 2016 | | | | [SEC2] | SEC 2: Recommended Elliptic Curve Domain Parameters<br>Certicom Research, January 27, 2010, Version 2.0 | | | | [SP 800-108] | National Institute of Standards and Technology (NIST),<br>Recommendation for Key Derivation Using Pseudorandom Functions,<br>NIST SP 800-108r1, August 2022 | | | | [SP 800-186] | NIST SP 800-186 | | | | | Recommendations for Discrete Logarithm-based Cryptography:<br>Elliptic Curve Domain Parameters, February 2023 | | | | [SP 800-22] | National Institute of Standards and Technology (NIST), Technology<br>Administration, US Department of Commerce, Special Publication 800<br>22, A Statistical Test Suite for Random and Pseudorandom Number<br>Generators for Cryptographic Applications, in the revision 1a as of Apr<br>2010 | | | | [SP 800-38A] | National Institute of Standards and Technology (NIST), Technology<br>Administration, U.S. Department of Commerce, Special Publication<br>800-38A, Edition 2001, Recommendation for Block Cipher Modes of<br>Operation: Methods and Techniques | | | | [SP 800-38B] | National Institute of Standards and Technology (NIST),<br>Special Publication 800-38B, May 2005 | | | | [SP 800-38C] | NIST SP 800-38C: Recommendation for Block Cipher Modes of Operation: The CCM Mode for Authentication and Confidentiality, 2004-05 (up-dated: 2007-07-20) | | | | [SP 800-56A] | National Institute of Standards and Technology (NIST),<br>Special Publication 800-56A, Revision 3, April 2018 | | | | [SP 800-56B] | National Institute of Standards and Technology (NIST),<br>Special Publication 800-56B, Revision 2, March 2019 | | | # IFX\_CCI\_00007Ch/88h/89h/8Ah G12 ## **Security Target Lite** | [SP 800-90A] | NIST Special Publication 800-90A Revision 1 Recommendation for<br>Random Number Generation Using Deterministic Random Bit<br>Generators, June 2015 | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--| | [TR-03111] | Technical Guideline BSI TR-03111 Elliptic Curve Cryptography | | | | Version 2.10, 2018-06-01 | | | [CCErrata] | Errata and Interpretation for CC:2022 (Release 1) and CEM:2022 (Release 1), V1.1, 2024-07-22 | | | [CCTrans] | CCMC-2023-04-001, Transition Policy to CC:2022 and CEM:2022, 2023-04-20 | | | [PDCL] | Joint Interpretation Library, Security requirements for post-delivery code loading, Version 2.0, September 2024 | | # **Revision history** | Version | Date | Description | |---------|------------|-----------------| | Rev.1.2 | 2025-07-11 | Release Version | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2025-07-11 Published by Infineon Technologies AG 81726 Munich, Germany © 2025 Infineon Technologies AG. All Rights Reserved. Do you have a question about this document? Email csscustomerservice@infineon.com ### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com). #### WARNINGS Due to technical requirements products may contair dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office. Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.