Security Target **Lite** of Security Chip GSE20 Series with IC Dedicated Software V1.10 # **Revision History** | Date | Version | Comment | |-------------|---------|------------------------------------| | 19 Jun 2024 | 1.10 | Derived from ST v1.10 full version | ## **Table of Content** | D | ocument information | 4 | |---|---------------------------------------------------------|----| | G | lossary | 4 | | 1 | ST Introduction | 6 | | | 1.1 ST Reference | 6 | | | 1.2 TOE Reference | 6 | | | 1.3 TOE Overview | 6 | | | 1.4 TOE Description | 9 | | 2 | Conformance Claim | 16 | | | 2.1 CC Conformance Claim | 16 | | | 2.2 PP Claim | 16 | | | 2.3 Package Claim | 17 | | | 2.4 Conformance Claim Rationale | 17 | | 3 | Security Problem Definition | 18 | | | 3.1 Description of Assets | 18 | | | 3.2 Description of Threats | 18 | | | 3.3 Organizational Security Policies | 19 | | | 3.4 Assumptions | 19 | | 4 | Security Objectives | 20 | | | 4.1 Security Objectives for the TOE | 20 | | | 4.2 Security Objectives for the operational environment | 22 | | | 4.3 Security Objectives Rational | 22 | | 5 | Extended Components Definition | 24 | | | 5.1 Cryptographic Key Derivation (FCS_CKM.5) | 24 | | 6 | Security Requirements | 25 | | | 6.1 Security Functional Requirements | 25 | | | 6.2 Security Assurance Requirements | 42 | | | 6.3 Security Requirements Rationale | 43 | | 7 | TOE Summary Specification | 49 | | | 7.1 Security Functionality of the TOE | 49 | | | 7.2 Security Functions | 50 | | | 7.3 Security Mechanisms | 54 | | 8 | Bibliography | 56 | | | 8.1 Standards | 56 | | | 8.2 Developer Documents | 58 | | 9 | Legal and Contact Information | 59 | # **Document information** | Information | Content | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Keywords | Goodix, GSE20, Secure Element, Crypto Library, Common Criteria, Security Target | | | Abstract | This document is the Security Target of the Security Chip GSE20 Series with IC Dedicated Software, developed and provided by Goodix Ltd. GSE20 conforms to Evaluation Assurance Level 6 of the Common Criteria for Information Technology Security Evaluation Version 3.1 Revision 5 with augmentations ALC_FLR.1. | | # Glossary | AES | Advanced Encryption Standard | |----------|----------------------------------------------------------------| | APB | Advanced Peripheral Bus | | API | Application Process Interface | | CBC | Cipher Block Chaining Mode | | CCM | Counter with Cipher Block Chaining-Message Authentication Code | | CFB | Cipher Feedback Mode | | CMAC | Cipher-based Message Authentication Code | | CRC | Cyclic Redundancy Checks | | CRT | Chinese Remainder Theorem | | CTR | Counter Mode | | DES/TDES | Data Encryption Standard/Triple Data Encryption Standard | | DMAC | Direct Memory Access Controller | | DPA | Differential Power Analysis | | DRNG | Deterministic Random Number Generation | | ECB | Electronic Code Book Mode | | ECC | Elliptic Curve Cryptography | | ECDSA | Elliptic Curve Digital Signature Algorithm | | ECDH | Elliptic Curve Diffie-Hellman | | eID | Electronic Identification | | ES | Embedded Software | | GCM | Galois/Counter Mode | | GRACE2 | Goodix Rapid Asymmetric Cryptographic Engine v2 | | HAL | Hardware Abstraction Layer | | HMAC | Hash-based Message Authentication Code | | ICAO | International Civil Aviation Organization | | KDF | Key Derivation Function | | LDO | Low Drop Out Regulator | | MAC | Message Authentication Code | | MMU | Memory Management Unit | | MRTD | Machine Readable Travel Documents | | NIR | Near Infrared | |--------|-----------------------------------------------------------------------| | NVIC | Nested Vector Interrupt Controller | | OFB | Output Feedback Mode | | OSCCA | China Office of State Commercial Cryptography Administration | | PKCRAM | Public Key Co-processor Random Access Memory | | PRF | Pseudo Random Function | | RAM | Random Access Memory | | RNG | Random Number Generator | | ROM | Read-Only Memory | | RSA | Rivest-Shamir-Adleman Algorithm | | SAHB | Secure Advanced High-performance Bus | | SAPB | Secure Advanced Peripheral Bus | | SCA | Side Channel Analysis | | SFR | Special Function Register, as well as Security Functional Requirement | | SHA | Secure Hash Algorithm | | SPI | Serial Peripheral Interface | | SYSRAM | System Random Access Memory | | TRNG | True Random Number Generator | | TLS | Transport Layer Security | | WLCSP | Wafer Level Chip Scale Package | ### 1 ST Introduction ### 1.1 ST Reference The ST reference is "Security Target **Lite** of Security Chip GSE20 Series with IC Dedicated Software", version 1.10. The Security Target claims a strict conformance to Eurosmart Security IC Platform Protection Profile with Augmentation Packages, Version 1.0, 13th Jan. 2014, BSI-CC-PP-0084-2014. ### 1.2 TOE Reference The TOE is named "Security Chip GSE20 Series with IC Dedicated Software". It consists of - The Security Chip GSE20 - IC Dedicated Software (Crypto Library, HAL, IC Support Software) - Guidance documents of TOE The TOE is available in version: A1.1 D0 The TOE can be delivered in two hardware configurations, of which both configurations use the same underlying IC Hardware and IC Dedicated Software. Detail of these configurations are described below in chapter 1.3.5. In this document and the TOE guidance documents, the TOE name is abbreviated to "GSE20". ### 1.3 TOE Overview ### 1.3.1 TOE Introduction The TOE is a secure microcontroller platform with IC Dedicated Software. The applications can be executed securely and with good performance in this platform. The TOE hardware has three bus masters: CPU, DMAC and GRACE2 asymmetric coprocessor for big number calculation. All memory/register access requests from the bus masters are controlled by MMU. The TOE also has on-chip memories (RAMs, ROM and Flash), bus systems (SAHB, SAPB, APB), hardware peripherals including (T)DES and AES symmetric coprocessors, TRNG, CRC engine, communication interfaces (ISO/IEC 7816, SPI, I2C and GPIO), Timer and Watchdog. In addition, various security sensors are included in the TOE for protection against physical and perturbation attacks. The TOE software consists IC Support Software (Boot OS, Root0, and Analysis OS), Crypto Library and HAL Library. Root0 and Analysis OS cannot be used in the field. ### 1.3.2TOE Type and Usage The TOE is a Security Integrated Circuit Platform for various operating systems and applications with high security requirements, including but not limited to secure element, secure storage, TPM, bankcard, eID, eUICC and so on. ### 1.3.3 TOE Security Functionality The TOE provides the following major security functionalities: - CPU supporting unprivileged and privileged modes for access control - CPU Monitor ensuring the correct execution of the programs - SAHB with bus protection - MMU supporting access control to memories and SFRs of the hardware components - Memory encrypted and integrity protection for all embedded memories - Register integrity protection for critical registers - AES with countermeasures against SCA and DFA attacks - Galois/Counter Mode (GCM) mode for AES - TDES with countermeasures against SCA and DFA attacks - RSA cryptography, including key generation, with countermeasures against SCA and DFA - ECC cryptography, including key generation, with countermeasures against SCA and DFA - Diffie-Hellman functions with X25519, including key generation, with countermeasures against SCA and DFA attacks - KDF functions - TRNG conforming to class PTG.2 of AIS-20/31 [14] - DRNG conforming to class DRG.3 of AIS-20/31 [14] - CRC calculation with hardware acceleration - Secure SHA-256 calculation - HMAC functions - Physical Sensors - Test Mode and Analysis Mode protection ### 1.3.4 Security during Development and Production The Security IC development and production life cycle is scheduled in phases, which are defined in the Protection Profile [PP]. At the end of Phase 1, which is out of the evaluation scope, the ES developer can send the ROM part of ES to Goodix in a secure manner for fixed ROM mask production in Phase 3. Phase 2 IC Development, Phase 3 IC Manufacturing as well as Phase 4 IC Packaging of this life cycle are in the evaluation scope. In Phase 2 IC Development of GSE20, access to sensitive design data of GSE20 is restricted to who are involved in the development of the product. In Phase 3 IC Manufacturing, the wafer of GSE20 is produced and tested on wafers. The confidentiality and integrity of any design and configuration data in this phase will be ensured. This includes secure treatment and insertion of configuration data as well as manufacturing data, which are generated by Goodix. In Phase 4 IC Packaging, the TOE is embedded into packages. A part of the IC Dedicated Software can be programmed into the Flash, and the Flash part of ES (if any) can also be loaded to the user Flash area in this phase. At the end of IC Packing phase, the TOE is delivered to customer in a secure manner. ### 1.3.5 TOE Configuration The TOE configuration is identified below: | Name | Symbol | Description | | |------------------|--------|--------------------------------------------------------------|--| | Series | GSE20 | Product series identifier of Goodix | | | IC version | A1 | A: hardware base layer identifier | | | | | 1: fixed metal masks identifier | | | Software version | .1 | software combination identifier, identifies the IC Dedicated | | | | | Software (including all Firmware, HAL and CL) | | | Hardware | .X | identifier of the hardware configuration | | | configuration | | | | | Documentation | D0 | documentations combination Identifier | | | version | | | | Table 1 TOE Configuration Identifier Evaluated configuration of the TOE are GSE20 A1.1.0 D0 and GSE20 A1.1.1 D0 The following configurations can be chosen by customer: | Configuration option | Configuration value (.x) | Configurable in the field | |------------------------------|--------------------------|---------------------------| | Interface select: SPI or I2c | - 0: SPI | No | | | - 1: I2C | | Table 2 TOE Configuration Options ### 1.3.6 Required non-TOE Hardware/Software/Firmware The non-TOE hardware, software and firmware required by the TOE is the Security IC Embedded Software. ### 1.4 TOE Description ### 1.4.1 Physical scope of the TOE The TOE GSE20 consists of IC hardware, IC Dedicated Software and guidance documentation. | Category | Component | | on | Format | |-----------------------|----------------------------------------|------|---------|-------------------------------------------------------------------| | IC Hardware | IC | | A1 | WLCSP package, or<br>diced wafer, or<br>any other type of package | | | Boot OS | | | | | 10.00 - 11.00 - 1 | Root0 | | v1 0100 | binary in memory | | IC Dedicated Software | Analysis OS | v1 | | | | Joitware | HAL | | | | | | Crypto Library | | 0101 | binary in memory | | | GSE20 Datasheet | | [31] | .pdf file | | | GSE20 Preparative Procedures | [32] | | .pdf file | | Documentation | GSE20 User Manual | [33] | | .pdf file | | | GSE20 Security User Guidance<br>Manual | [34] | | .pdf file | | Header File | HAL and Crypto Library Header<br>File | 0101 | | .zip package | Table 3 TOE physical scope The IC hardware will be delivered together with IC dedicated software stored on chip memory to the Embedded Software developer. The delivery parcel will be sealed with secure tape. The delivery process will also be trackable with signature. The documentations and header files are delivered in electronic form to the user on request as encrypted and signed email attachment. The TOE does not rely on the package of IC hardware to provide security functionalities. Thus, the format of delivery does not affect the security of TOE, and any additional security provided by the package itself can be ignored for the evaluation. ### 1.4.2 Logical scope of the TOE The logical scope of TOE hardware is the functionality of the hardware components described in the section 1.4.2.1. The logical scope of the IC Dedicated Software is described in this the section 1.4.2.2. ### 1.4.2.1 Hardware Description Figure 1 Block Diagram of the TOE The CPU core is monitored by CPU Monitor to ensure the correct execution of its program. The DMAC module is in charge of managing data transfers between communication interfaces (i.e. ISO/IEC 7816 compliant interface, I2C or Serial Peripheral Interface (SPI)) and the on-chip memories. All the transmission is under access control of MMU. The MMU implements memory and register access control. The access right of the code is controlled by the MMU, based on address of the code and the chip mode, while accessing different memory windows. Each window has its start and end addresses. The On-chip memories in the TOE are ROM, Flash, SYSRAM and PKCRAM. The content is encrypted/decrypted by the hardware on the fly. The bus system consists of SAHB, SAPB and APB, which implement high-performance data and address buses in the TOE. The SAHB2SAPB and SAHB2APB act as the bridges between SAHB and SAPB/APB. (T)DES coprocessor provides 2-key or 3-key Triple-DES encryption and decryption with key lengths of 112 or 168 bits. AES coprocessor provides AES encryption and decryption with key lengths of 128, 192 or 256 bits. There is also a Galois Multiplier inside AES coprocessor, which can be utilized by Crypto Library to realize GCM and GMAC. HASH coprocessor provides hardware acceleration for SHA-1, SHA-224, SHA-256, SHA-384, SHA-512 and OSCCA SM3 (SM3 is not in the evaluation scope). The GRACE2 coprocessor implements big number operations, including arithmetic operation, modular operation and logical operations, which can be utilized by the Crypto Library of IC Dedicated Software to implement the asymmetric-key cryptographic functions with good performance. The RNG generates true random numbers by harvesting the entropy from noise source, which are compliant to class PTG.2 of AlS31[14]. In addition to the above mentioned cryptographic coprocessors, the TOE provide various peripherals as described below: CRU is used to configure the clock frequency and provide reset signals for all blocks in the system. It also handles the error signals collected from all blocks. WATCHDOG is a counter with time-out mechanism that can be utilized by the software to abort irregular program executions. TIMER is a general purpose timer. IO\_CTRL implemented a flexible programmable interconnect between I/O peripherals and I/O pins. ANC provides configuration and trimming interface for Analog circuits. PWC controls the power mode of TOE that can set the TOE to sleep and wake up for power saving. It also controls the chip mode transaction for different life cycle. The CRC support CRC-8/16/32 calculation with configurable generator polynomial, which can be used for data transmission and storage integrity. SM4 and SM7 coprocessor can provide Chinese domestic cryptography algorithms, which is not in the evaluation scope. Analog circuits provides the power regulator, clock generation, and physical sensors. **Note**: the TOE implements the following functions in hardware, but these are not in the evaluation scope. - Single DES cryptographic function - Chinese domestic cryptographic functions: SM3, SM4, SM7 ### 1.4.2.2 Software Description The IC Dedicated Software can be used by the Embedded Software except those disabled at the end of the manufacturing phase. The IC Dedicated Software is composed of: - IC Support Software - Boot OS - Root0 (disabled in the field) - Analysis OS - HAL Library - Crypto Library After chip powering-up or reset, the TOE starts executing Boot OS. Then Boot OS will jump to only one of Root0, Analysis OS and Security IC Embedded Software. Boot OS performs TOE initialization and manages the operation mode of TOE. Boot OS is not accessible for the Embedded Software. HAL software is the drivers for the hardware, including communication interfaces' driver (ISO/IEC 7816, SPI, I2C, and GPIO), MMU, CRC, Timer, DMAC, Watchdog, self-test, power management, Flash basic operations and memory operation for high level implementation. Crypto Library provides security and cryptographic functions for Embedded Software. Crypto Library provides following functionalities: (*Note*: all the following items without remark implemented the countermeasures against side-channel and fault injection attacks) - AES with support of: - Key length: 128 bits, 192 bits and 256 bits that meets FIPS PUB 197-2001[9]. - Operation mode: ECB, CBC, OFB, CFB, CTR, GCM, CCM, CBC-MAC and CMAC that meets NIST SP800-38A[1][2], NIST SP800-38B[28], NIST SP800-38C[21], NIST SP800-38D[3] and chapter 6.3.2, 6.3.3, 7.2 and 7.6 of ISO 9797-1[5]. - TDES with support of: - 2 key and 3 keys that meets NIST SP 800-67[13]. - Operation mode: ECB, CBC, OFB, CFB, CTR, CBC-MAC, CMAC and RetailMAC that meets NIST SP800-38A[1][2], NIST SP800-38B[28] and chapter 6.3.2, 6.3.3, 7.2, 7.4 and 7.6 of ISO 9797-1[5]. - RSA with supported key length from 512 bits up to 4096 bits with the step size of 64 bits meets PKCS #1, v2.1[11] and chapter 5.5 of FIPS PUB 186-4-2013[8]. - RSA-plain and RSA-CRT both supported. - RSA decryption/encryption function (RSA encryption has no countermeasures against DPA or FI attack). - RSA signature/verification. - RSA key generation follows chapter 5.1 of FIPS PUB 186-4-2013[8]. - **NOTE**: key length from 512 bits and less than 1976 bits are not in the evaluation scope. - ECC with supported key length from 128 bits up to 640 bits. - ECDSA (ECC over GF(p)) signature generation and verification with complying to chapter 6.6 of ISO/IEC 14888-3 [15], chapter 7.2, 7.3 and 7.4.1 of ANSI X9.62[17] and chapter 6.4 of FIPS PUB 186-4[8]. - ECDH (key exchange) meet the following: chapter 11.1 of ISO/IEC 11770-3-2015 [16], and chapter 5.4 of ANSI X9.63 [20]. - ECC over GF(p) key generation meets chapter 6.2.1 of FIPS PUB 186-4[8]. - Diffie-Hellman key exchange and key generation with X25519 function that follows chapter 6.1 of IETF RFC 7748[24]. - SHA-1, SHA-224, SHA-256, SHA-384 and SHA-512 algorithms that meets chapter 6.1 to 6.5 of FIPS PUB 180-4-2011[7], Crypto Library provides two versions of SHA: - Standard security level SHA-1, SHA-224, SHA-256, SHA-384 and SHA-512 based on hardware HASH coprocessor, which is NOT in the evaluation scope. - High security level SHA-256 that can stand against differential and non-differential side channel attacks. - HMAC to calculate Keyed-Hash Authentication Code that meets FIPS PUB 198-1-2008[27]. - Crypto Library can also provide two versions of HMAC, which depends on whether standard security level or high security level version of SHA is used.<sup>1</sup> - KDF (Key Derivation Function) - Hash-based key derivation according to chapter 5.6.3 of ANSI X9.63[20]. - HMAC-based key derivation according to IETF RFC 5869[25] and chapter 3 and 4 of NIST SP800-108[26].<sup>1</sup> - CMAC-based key derivation according to chapter 3 and 4 of NIST SP800-108[26]. - AIS-20/31 PTG.2 compliant TRNG acquisition (true random number generator). - AIS-20/31 DRG.3 compliant DRNG (deterministic random number generator). - CRC-16 and CRC-32 calculation for cyclic redundancy check - Other functionalities: secure copy, secure memory compare, secure Exclusive-OR (XOR). **Note**: Crypto Library also implements APIs for RSA/AES/TDES padding, KDF of TLS1.2 PRF and ICAO MRTD, Key-based KDF in Feedback/Double-Pipeline mode, Big Number arithmetic operations, and OSCCA SM2/SM3/SM4/SM7. However, these APIs are NOT in the evaluation scope. <sup>&</sup>lt;sup>1</sup> ONLY the option with "high security level SHA-256" is in the evaluation scope. ### 1.4.3 Interfaces of the TOE #### 1.4.3.1 Electrical interface - Serial Peripheral Interfaces (SPI) - ISO/IEC 7816 compliant interface - GPIO interface - I2C interface ### 1.4.3.2 Logical interface As illustrated in Figure 2, the logical interface of GSE20 is composed of the following: - CPU Instruction set and Register interface, which can be accessed by the Security IC Embedded Software as well as Security IC dedicated Software. - Native Special Function Register Interface, which can be accessed by the Security IC Embedded Software as well as Security IC Dedicated Software. - Special Function Registers, which can be accessed by the Security IC Dedicated Software - Crypto Library and HAL Software APIs, which can be accessed by the Security IC Embedded Software Figure 2 Logical Interface of TOE ### 1.4.3.3 Physical interface The chip surfaces are the interface of the TOE as well. This interface is monitored by the security sensors. This interface could be exposed to environmental stress or physically manipulated by an attacker. ### 2 Conformance Claim ### 2.1 CC Conformance Claim This Security Target (ST) and the TOE claim conformance to Common Criteria Version 3.1 Part 1[CC1], Part 2[CC2] and Part 3[CC3]: - Common Criteria for Information Technology Security Evaluation Part 1: Introduction and general model, Version 3.1, Revision 5, April 2017, CCMB-2017-04-001 - Common Criteria for Information Technology Security Evaluation Part 2: Security functional components, Version 3.1, Revision 5, April 2017, CCMB-2017-04-002 - Common Criteria for Information Technology Security Evaluation Part 3: Security assurance components, Version 3.1, Revision 5, April 2017, CCMB-2017-04-003 Conformance of this ST is claimed for: Common Criteria Part 2 extended and Common Criteria Part 3 conformant. ### 2.2 PP Claim This Security Target is strict compliant to the Protection Profile [PP]: Security IC Platform Protection Profile with Augmentation Packages, Version 1.0, registered and certified by Bundesamtfür Sicherheitinder Informationstechnik (BSI) under the reference BSI-PP-0084-2014. The short term for this Protection Profile used in this document is "BSI-PP-0084" or "[PP]". Since the Security Target claims conformance to this PP, the concepts are used in the same sense. For the definition of terms refer to the BSI-PP-0084-2014. These terms also apply to this Security Target. The TOE provides additional functionality, which is not covered in [PP]. In accordance with Application Note 4 of the BSI-PP-0084-2014, this additional functionality is added using the policy "P.Crypto-Service" (see Section 3.3 of this Security Target for details). The following additional security functional requirements and cryptographic security services defined in [PP] appendix are claimed in this Security Target: Package: "TDES"Package: "AES" This ST does not claim conformance to any other protection profile. ### 2.3 Package Claim The assurance level for the TOE is EAL6 augmented with the components ALC\_FLR.1. ### 2.4 Conformance Claim Rationale This Security Target claims strict conformance to the Security IC Platform Protection Profile (BSI-PP-0084). The TOE type defined in this Security Target is secure IC which is consistent with the TOE definition in Security IC Platform Protection Profile. All sections of this Security Target, in which security problem definition, objectives and security requirements are defined, clearly state which of these items are taken from [PP] and which are added in this Security Target. Therefore, this is not repeated here. Moreover, all additionally stated items in this Security Target do not contradict the items included from the [PP]. The operations done for the SFRs taken from [PP] are also clearly indicated. The evaluation assurance level claimed for the target (EAL6+) is shown in section 6.2 to include respectively exceed the requirement claimed by the BSI-PP-0084[PP]. These considerations show that the Security Target correctly claims strict conformance to [PP]. # 3 Security Problem Definition ### 3.1 Description of Assets The assets of the TOE are all assets described in section 3.1 of the BSI-PP-0084 [PP]. ### 3.2 Description of Threats The threats defined in section 3.2 of the Protection Profile [PP] are listed in Table below. They entirely apply to this Security Target. | Name | Title | |---------------------|-----------------------------------------| | T.Malfunction | Malfunction due to Environmental Stress | | T.Abuse-Func | Abuse of Functionality | | T.Phys-Probing | Physical Probing | | T.Phys-Manipulation | Physical Manipulation | | T.Leak-Inherent | Inherent Information Leakage | | T.Leak-Forced | Forced Information Leakage | | T.RND | Deficiency of random number | Table 4 Threats defined in the Protection Profile The threat T.RND explicitly includes both deficiencies of hardware (true) random numbers as well as deficiency of software (pseudo) random numbers provided by the Crypto Library. The TOE shall also avert the threat "Unauthorized Memory or Hardware Access (T.Unauthorized-Access)" as specified below: #### T.Unauthorized-Access Unauthorized Memory or Hardware Access Adverse action: An attacker may try to read, modify or execute code or data stored in restricted memory areas. And or an attacker may try to access or operate hardware resources that are restricted by executing code. Threat agent: Attacker Asset: the code or data in restricted memory areas and the restricted hardware resources. ### 3.3 Organizational Security Policies Since this Security Target claims strict conformance to the BSI-PP-0084 "Security IC Protection Profile", the policy P.Process-TOE "Protection during TOE Development and Production" in [PP] is applied here as well. In accordance with Application Note 5 in [PP] there is one additional policy defined in this Security Target as detailed below. The TOE provides specific security functionality, which can be used by the Security IC Embedded Software. In the following, specific security functionality is listed, which is not derived from threats identified for the TOE's environment. It can only be decided in the context of the application against which threats the Security IC Embedded Software will use this specific security functionality. The IC Developer/Manufacturer therefore applies the policies as specified below: ### P.Crypto-Service Cryptographic services of the TOE The TOE provides security hardware based cryptographic services for the IC Embedded Software: - TDES cryptographic service - AES cryptographic service - RSA cryptographic service - ECC cryptographic service - X25519 cryptographic service - SHA-256 cryptographic service - HMAC cryptographic service - Key Derivation Functions - CRC service #### 3.4 Assumptions Since this Security Target claims strict conformance to the BSI-PP-0084 "Security IC Protection Profile", the assumptions defined in section 3.4 of [PP] are valid for this Security Target. The following Table 5 lists these assumptions. | Name | Title | |------------------|------------------------------------------------------------| | A.Process-Sec-IC | Protection during Packaging, Finishing and Personalization | | A.Resp-Appl | Treatment of User Data | Table 5: Assumption according to [PP] # **4 Security Objectives** ### 4.1 Security Objectives for the TOE The security objectives for the TOE defined in section 4.1, section 7.2.1 and section 7.4 of the Protection Profile are listed in Table 6. They entirely apply to this Security. | Name | Title | |---------------------|-------------------------------------------------| | O.Malfunction | Protection against Malfunctions | | O.Abuse-Func | Protection against Abuse of Functionality | | O.Phys-Probing | Protection against Physical Probing | | O.Phys-Manipulation | Protection against Physical Manipulation | | O.Leak-Inherent | Protection against Inherent Information Leakage | | O.Leak-Forced | Protection against Forced Information Leakage | | O.RND | Random Numbers | | O.ldentification | TOE Identification | | O.TDES | Cryptographic service Triple-DES | | O.AES | Cryptographic service AES | Table 6 Security objectives for the TOE defined in the Protection Profile The TOE provides register and memory access control function. The security objectives are listed in Table 7. | Name | Title | |--------------|------------------------------------------| | O.MEM-ACCESS | Memory Access Control | | O.SFR-ACCESS | Special Function Register Access Control | Table 7 Security Objectives for the TOE added in this Security Target The Crypto Library provides security functionality that results in the additional security objectives for the TOE listed in Table 8. | Name | Title | |----------|---------------------------------------------------------------------| | O.RSA | RSA encryption and decryption, RSA key pair generation | | O.ECC | ECDSA signature generation and verification, ECC Diffie-Hellman key | | | exchange, ECC key pair generation | | O.X25519 | Diffie-Hellman key exchange and key generation with X25519 | | Name | Title | |----------|-------------------------| | O.SHA256 | SHA-256 algorithms | | O.HMAC | HMAC algorithm | | O.KDF | Key Derivation Function | | O.CRC | CRC algorithm | Table 8 Security Objectives for the TOE related to Crypto Library added in this Security The security objectives in Table 7 and Table 8 are defined as follows: ### O.MEM-ACCESS Memory Access Control The TOE controls access of the CPU, DMAC and GRACE2 over the bus system to ROM, Flash, SYSRAM and PKCRAM. The control of access is enforced by restrictions based on system operation modes and CPU privilege levels. ### O.SFR-ACCESS Special Function Register Access Control The TOE controls access of the CPU, DMAC and GRACE2 over the bus system to the Special Function Registers of the hardware components. The control of access is enforced by restrictions based on system operation modes and CPU privilege levels. #### O.RSA RSA The TOE includes functionality to provide encryption, decryption, signature creation, signature verification using the RSA algorithm, and RSA key pair generation. ### O.ECC ECC The TOE includes functionality to provide signature generation, signature verification, and Diffie-Hellman key exchange using the ECC over GF(p) algorithm, and generate ECC over GF(p) key pairs. #### O.X25519 X25519 The TOE includes functionality to provide Diffie-Hellman key exchange and key generation with X25519 function. #### O.SHA256 SHA-256 The TOE includes functionality to provide hash calculation with high security level SHA-256 algorithm. #### O.HMAC HMAC The TOE includes functionality to provide keyed-hash message authentication with HMAC algorithm. #### O.KDF Key Derivation Function The TOE includes functionality to provide Hash-based, HMAC-based and CMAC-based key derivation functions. O.CRC CRC The TOE includes functionality to provide CRC calculation. ### 4.2 Security Objectives for the operational environment The security objectives for the security IC Embedded Software development environment and the operational environment is defined in [PP] section 4.2 and 4.3. The table below lists the security objectives for the operational environment. | Name | Title | |-------------------|-----------------------------------------| | OE.Resp-Appl | Treatment of User Data of Composite TOE | | OE.Process-Sec-IC | Protection during composite | | | product manufacturing | Table 9 Security Objectives for the operational environment ### 4.3 Security Objectives Rational Section 4.4 in the BSI-PP-0084 "Security IC Protection Profile" provides a rationale how the assumptions, threats, and organizational security policies are addressed by the objectives that are specified in the BSI-PP-0084. | Assumption, Threat or Organizational Security Policy | Security Objective | |------------------------------------------------------|---------------------| | A.Resp-Appl | OE.Resp-Appl | | P.Process-TOE | O.ldentification | | A.Process-Sec-IC | OE.Process-Sec-IC | | T.Leak-Inherent | O.Leak-Inherent | | T.Phys-Probing | O.Phys-Probing | | T.Malfunction | O.Malfunction | | T.Phys-Manipulation | O.Phys-Manipulation | | T.Leak-Forced | O.Leak-Forced | | T.Abuse-Func | O.Abuse-Func | | T.RND | O.RND | Table 10: Security Objectives versus Assumptions, Threats or Policies from [PP] The following table provides the justification for the additional security objectives. They are in line with the security objectives of the BSI-PP-0084 and supplement these according to the additional threats and organizational security policies. Table 11 provides the justification for the additional security objectives. They are in line with the security objectives of [PP] and supplement these according to the additional assumptions, threat and organizational security policy. | Assumption, Threat or Organizational Security Policy | Security Objective | |------------------------------------------------------|--------------------| | T.Unauthorized-Access | O.MEM-ACCESS | | | O.SFR-ACCESS | | P.Crypto-Service | O.TDES | | | O.AES | | | O.RSA | | | O.ECC | | | O.X25519 | | | O.SHA256 | | | O.HMAC | | | O.KDF | | | O.CRC | Table 11: Addition Security Objectives versus Assumptions, Threats or Policies The justification of the additional policy, threat and assumption is given in the following description. The justification related to the threat "Unauthorized Memory or Hardware Access (T.Unauthorized-Access)" is as follows: According to O.MEM-ACCESS the TOE must enforce the partitioning of memory areas so that access to memory areas is controlled. According to O.SFR-ACCESS the TOE must restrict the access to the restricted hardware registers. Restrictions are controlled by the MMU and peripherals themselves. Thereby security violations caused by accidental or deliberate access to restricted data (which may include code) can be prevented (refer to T.Unauthorized-Access). The threat T.Unauthorized-Access is therefore countered if the objective is met. The justification related to the security objectives O.TDES, O.AES, O.RSA, O.ECC O.X25519, O.SHA256, O.HMAC, O.KDF, O.CRC is as follows: Since these objectives require the TOE to implement exactly the same specific security functionality as required by P.Crypto-Service, the organizational security policy is covered by the objectives. The justification of the additional policy and the additional assumption show that they do not contradict to the rationale already given in the Protection Profile for the assumptions, policy and threats defined there. # **5 Extended Components Definition** There are five extended components defined and described for the TOE: - the family FCS\_RNG at the class FCS Cryptographic Support - the family FMT\_LIM at the class FMT Security Management - the family FAU\_SAS at the class FAU Security Audit - the family FDP\_SDC at the class FDP User data protection - the family FCS\_CKM at the class FCS Cryptographic Support The extended components FCS\_RNG, FMT\_LIM FAU\_SAS and FDP\_SDC are defined and described in the BSI-PP-0084 section 5. The extended components FCS\_CKM.5 is defined and described below in section 5.1. The reason for adding another component to the family FCS\_CKM is that existing component did not address the cryptographic key derivation function. As defined in CC Part 2 [CC2], FCS\_CKM family addresses the cryptographic key management. Cryptographic key derivation is highly related with cryptographic key management. Thus, the extended component FCS\_CKM.5 is suitable for family FCS\_CKM at the class FCS. ### 5.1 Cryptographic Key Derivation (FCS\_CKM.5) FCS\_CKM.5 Cryptographic Key Derivation requires the TOE to provide key derivation that follows an assigned standard. Management: FCS\_CKM.5 There are no management activities foreseen. Audit: FCS\_CKM.5 There are no actions defined to be auditable. FCS\_CKM.5 Cryptographic Key Derivation **Hierarchical to:** No other components **Dependencies:** [FCS\_CKM.2 Cryptographic Key Distribution, or FCS\_COP.1 Cryptographic Operation] FCS\_CKM.4 Cryptographic Key Destruction FCS\_CKM.5.1 The TSF shall derive cryptographic keys [assignment: key type] from [assignment: *input parameters*] in accordance with a specified cryptographic key derivation algorithm [assignment: *cryptographic key derivation algorithm*] that meet the following: [assignment: list of standards]. **Application note:** None # **6 Security Requirements** This part of the Security Target defines the detailed security requirements that shall be satisfied by the TOE. The statement of TOE security requirements shall define the functional and assurance security requirements that the TOE needs to satisfy in order to meet the security objectives for the TOE. This chapter consists of the sections "Security Functional Requirements", "Security Assurance Requirements" and "Security Requirements Rationale". The CC allows several operations to be performed on security requirements (on the component level); refinement, selection, assignment, and iteration are defined in paragraph 8.1 of the CC Part1 [CC1]. These operations are used in [PP] and in this Security Target, respectively. The **refinement** operation is used to add details to requirements, and, thus, further restricts a requirement. Refinements of security requirements are denoted in such a way that added words are in **bold text** and removed/changed words are crossed out as <del>crossed out text</del>. The **assignment** operation is used to assign a specific value to an unspecified parameter, such as the length of a password. Assignments having been made are denoted by showing as *italic text*. The **selection** operation is used to select one or more options provided by [PP] or CC in stating a requirement. Selections having been made are denoted as *underlined italic*. The **iteration** operation is used when a component is repeated with varying operations. It is denoted by showing brackets "/iteration indicator" and the iteration indicator after the slash. Security functional requirements from the Protection Profile are applied to this Security Target. In compliance with Application Note 12 in the Protection Profile ### **6.1 Security Functional Requirements** # 6.1.1 Security Functional Requirements from the Protection Profile [PP] Table 12 lists the security functional requirements for the TOE, which are defined in section 6.1 and in sections 7.4.1 and 7.4.2 of the Protection Profile [PP]. They entirely apply to this Security Target. | Name | Title | |-----------|-------------------------------------------| | FRU_FLT.2 | Limited fault tolerance | | FPT_FLS.1 | Failure with preservation of secure state | | FMT_LIM.1 | Limited capabilities | | FMT_LIM.2 | Limited availability | | FPT_PHP.3 | Resistance to physical attack | | Name | Title | |-----------|---------------------------------------------| | FDP_ITT.1 | Basic internal transfer protection | | FPT_ITT.1 | Basic internal TSF data transfer protection | | FDP_IFC.1 | Subset information flow control | Table 12 Security Functional Requirements from the Protection Profile [PP] According to the application notes of FPT\_FLS.1 and FPT\_PHP.3 defined in [PP], the ST provide further information below. Regarding Application Note 14 of the [PP], the Security Target shall describe the secure state for FPT\_FLS.1. ### FPT\_FLS.1 Failure with preservation of secure state Application note: When alarm is triggered, the TOE will reset or generate an interrupt for maintaining the secure state. Regarding Application Note 15 of the [PP], the TOE does not generate audit data for FRU\_FLT.2 and/or FPT\_FLS.1. Regarding Application Note 19 of the [PP], the Security Target shall describe the automatic response of the TOE for FPT\_PHP.3. ### FPT\_PHP.3 Resistance to physical attack **Application note:** If a physical attack is detected, an alarm is triggered and the chip will reset or generate an interrupt. On some further Security Functional Requirements from the Protection Profile [PP] operations are made. Table 13 gives an overview on the Security Functional Requirement that were subject to refinement, selection, assignment and/or iteration operations in this Security Target | Name | Title | |------------------|---------------------------------------------| | FAU_SAS.1 | Audit storage | | FDP_SDI.2 | Stored data integrity monitoring and action | | FDP_SDC.1 | Stored data confidentiality | | FCS_RNG.1: | Random number generation | | •FCS_RNG.1/PTG.2 | Nation number generation | | FCS_COP.1: | Cryptographic operation | | •FCS_COP.1/TDES | Cryptographic operation | | Name | Title | |-----------------|-------------------------------| | •FCS_COP.1/AES | | | FCS_CKM.4: | | | •FCS_CKM.4/TDES | Cryptographic key destruction | | •FCS_CKM.4/AES | | Table 13 Security Functional Requirements from [PP] with operations #### FAU\_SAS This Security Target performs selection and assignment operations on FAU\_SAS.1 according to Application Note 17 in the Protection Profile [PP]. FAU\_SAS.1 Audit Storage **Hierarchical to:** No other components **Dependencies:** No dependencies. **FAU\_SAS.1.1** The TSF shall provide *the test process before TOE Delivery* with the capability to store the Initialization Data and/or Pre-personalization Data and/or supplements of the Security IC Embedded Software in the not changeable configuration page area and non-volatile memory. ### FDP\_SDI This Security Target performs assignment operations on FDP\_SDI.2 according to Application Note 18 in the Protection Profile [PP]. FDP\_SDI.2 Stored data integrity monitoring and action **Hierarchical to:** FDP\_SDI.1 Stored data integrity monitoring **Dependencies:** No dependencies **FDP\_SDI.2.1** The TSF shall monitor user data stored in containers controlled by the TSF for inconsistencies between stored data and corresponding EDC on all objects, based on the following attributes: EDC value for the ROM, RAM and PKCRAM, ECC value for FLASH. FDP\_SDI.2.2 Upon detection of a data integrity error, the TSF shall correct the content or trigger an alarm. ### FDP\_SDC This Security Target performs one assignment operation on FDP\_SDC.1 according to Application Note 18 in the Protection Profile [PP]. FDP\_SDC.1 Stored data confidentiality **Hierarchical to:** No other components **Dependencies:** No dependencies. FDP\_SDC.1.1 The TSF shall ensure the confidentiality of the information of the user data while it is stored in the ROM, FLASH, RAM and PKCRAM. ### FCS\_RNG This Security Target performs two iteration operations on FCS\_RNG.1, which complies with section 8.1 in CC Part 1 [CC1]. It also performs selection and assignment operations on each iteration of FCS\_RNG.1 according to Application Note 21 in the Protection Profile [PP] and [14]. FCS\_RNG.1/PTG.2 Random Number Generation (Class PTG.2) **Hierarchical to:** No other components **Dependencies:** No dependencies. **FCS\_RNG.1.1/PTG.2** The TSF shall provide a *physical* random number generator that implements: (PTG.2.1) A total failure test detects a total failure of entropy source immediately when the RNG has started. When a total failure is detected, no random numbers will be output. (PTG.2.2) If a total failure of the entropy source occurs while the RNG is being operated, the RNG prevents the output of any internal random number that depends on some raw random numbers that have been generated after the total failure of the entropy source. (PTG.2.3) The online test shall detect non-tolerable statistical defects of the raw random number sequence (i) immediately when the RNG has started, and (ii) while the RNG is being operated. The TSF must not output any random numbers before the power-up online test has finished successfully or when a defect has been detected. (PTG.2.4) The online test procedure shall be effective to detect non-tolerable weaknesses of the random numbers soon. (PTG.2.5) The online test procedure checks the quality of the raw random number sequence. It is triggered <u>externally</u>. The online test is suitable for detecting non-tolerable statistical defects of the statistical properties of the raw random numbers within an acceptable period of time. FCS\_RNG.1.2/PTG.2 The TSF shall provide *numbers of 32 bits* that meet: (PTG.2.6) Test procedure A does not distinguish the internal random numbers from output sequences of an ideal RNG. (PTG.2.7) The average Shannon entropy per internal random bit exceeds 0.997 **Note:** FCS\_RNG.1/DRG.3 is described in the next section since it is not from [PP]. ### • FCS\_COP.1 FCS\_COP.1 Cryptographic operation requires a cryptographic operation to be performed in accordance with a specified algorithm and with a cryptographic key of specified sizes. The specified algorithm and cryptographic key sizes can be based on an assigned standard. The following additional specific security functionality is implemented in the TOE: - Advanced Encryption Standard (AES) - Triple Data Encryption Standard (TDES) - Rivest-Shamir-Adleman (RSA) - Elliptic Curve Cryptography (ECC) - X25519 - High security level Secure Hash Algorithms (SHA-256) - Keyed-Hash Message Authentication Code (HMAC) - Cyclic Redundancy Checks (CRC) **Note:** The RSA, ECC, X25519, SHA-256, HMAC, and CRC iteration operations for FCS\_COP.1 are described in the next section since they are not from [PP]. ### **TDES Function** The TDES of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/TDES Cryptographic operation (TDES) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/TDES The TSF shall perform encryption and decryption in accordance with a specified cryptographic algorithm TDES in ECB, CBC, OFB, CFB, CTR, CBC- MAC, CMAC and Retail-MAC and cryptographic key sizes 112 bits and 168 bits that meet the following NIST SP 800-67[13], NIST SP800-38A[1][2], NIST ### SP800-38B[28] and chapter 6.3.2, 6.3.3, 7.2, 7.4 and 7.6 of ISO 9797-1[5]. ### **AES Function** The AES of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/AES Cryptographic operation (AES) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/AES The TSF shall perform encryption and decryption in accordance with a specified cryptographic algorithm AES in ECB, CBC, OFB, CFB, CTR, GCM, CCM, CBC-MAC and CMAC mode and cryptographic key sizes 128 bit, 192 bit and 256 bit that meet the following FIPS-197[9], NIST SP800-38A[1][2], NIST SP800-38B[28], NIST SP800-38C[21], NIST SP800-38D[3] and <u>chapter 6.3.2, 6.3.3, 7.2 and 7.6 of ISO 9797-1[5]</u>. #### FCS\_CKM.4 #### TDES key destruction The TDES of the TOE shall meet the requirement "Cryptographic key destruction (FCS\_CKM.4)" as specified below. FCS\_CKM.4/TDES Cryptographic key destruction (TDES) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key generation] FCS\_CKM.4.1/TDES The TSF shall destroy cryptographic keys in accordance with a specified cryptographic key destruction method: overwrite the key buffer and registers with random numbers that meets the following: none. ### AES key destruction The AES of the TOE shall meet the requirement "Cryptographic key destruction (FCS\_CKM.4)" as specified below. FCS\_CKM.4/AES Cryptographic key destruction (AES) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key generation] FCS\_CKM.4.1/AES The TSF shall destroy cryptographic keys in accordance with a specified cryptographic key destruction method: overwrite the key buffer and registers with random numbers that meets the following: none # 6.1.2 Security Functional Requirements added in this Security Target List all the SFRs introduced by this Security Target. | Name | Title | |------------------|---------------------------------------------------------------| | FCS_RNG.1/DRG.3 | Random number generation (DRG.3) | | FCS_COP.1/RSA | Cryptographic operation (RSA) | | FCS_COP.1/ECDSA | Cryptographic operation (ECDSA) | | FCS_COP.1/ECDH | Cryptographic operation (ECDH) | | FCS_COP.1/X25519 | Cryptographic operation (X25519) | | FCS_COP.1/SHA256 | Cryptographic operation (SHA-256) | | FCS_COP.1/HMAC | Cryptographic operation (HMAC) | | FCS_COP.1/CRC | Cryptographic operation (CRC) | | FCS_CKM.1/RSA | Cryptographic key generation (RSA) | | FCS_CKM.1/ECC | Cryptographic key generation (ECC) | | FCS_CKM.1/X25519 | Cryptographic key generation (X25519) | | FCS_CKM.4/CL | Cryptographic key destruction (CL) | | FCS_CKM.5/KDF | Cryptographic key derivation (KDF) | | FDP_ACC.1 | Subset access control-memory access control | | FDP_ACF.1 | Security attribute based access control-memory access control | | FMT_MSA.1 | Management of security attributes | | FMT_MSA.3 | Static attribute initialization | | FMT_SMF.1 | Specification of management functions | Table 14 Security Functional Requirements added in this Security Target ### 6.1.2.1 Random Number Generator ### FCS\_RNG.1 The DRNG of the TOE shall meet the requirement "Random Number Generation (FCS\_RNG.1)" as specified below. FCS\_RNG.1/DRG.3 Random Number Generation (Class DRG.3) **Hierarchical to:** No other components **Dependencies:** No dependencies FCS\_RNG.1.1/DRG.3 The TSF shall provide a deterministic random number generator that implements: (DRG.3.1) If initialized with a random seed <u>using a PTRNG of class PTG.2</u> as random source, the internal state of the RNG shall have at least 112 bits entropy. Note: The seed is provided by a certified PTG.2 physical TRNG with guaranteed 7.976 bit of entropy per byte. (DRG.3.2) The RNG provides forward secrecy. (DRG.3.3) The RNG provides backward secrecy even if the current internal state is known. FCS\_RNG.1.2/DRG.3 The TSF shall provide random numbers that meet: (DRG.3.4) The RNG, initialized with a random seed from a PTRNG of class PTG.2, generates output for which 248 strings of bit length 128 are mutually different with probability at least 1-2<sup>-24</sup>. (DRG.3.5) Statistical test suites cannot practically distinguish the random numbers from output sequences of an ideal RNG. The random numbers must pass test procedure A. ### 6.1.2.2 Cryptographic Functions ### • FCS\_COP.1 #### **RSA Function** The RSA operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/RSA Cryptographic operation (RSA) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/RSA The TSF shall perform encryption, decryption in accordance with a specified cryptographic algorithm *Rivest-Shamir-Adleman (RSA)* and cryptographic key sizes from *512 to 4096 bits with the step size of 64 bits* that meet the following: PKCS #1, v2.1/11] and chapter 5.5 of FIPS PUB 186-4-2013[8] ### **ECDSA Function** The ECDSA operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/ECDSA Cryptographic operation (ECDSA) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS COP.1.1/ECDSA The TSF shall perform signature generation and signature verification in accordance with a specified cryptographic algorithm *ECDSA* and cryptographic key sizes *128 bits up to 640 bits* that meet the following ISO/IEC 14888[15] , chapter 7.2, 7.3 and 7.4.1 of ANSI X9.63[17] and chapter 6.4 of FIPS PUB 186-4[8]. #### **ECDH Function** The ECDH operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/ECDH Cryptographic operation (ECDH) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/ECDH The TSF shall perform Diffie-Hellman Key Exchange in accordance with a specified cryptographic algorithm $\mathit{ECC}$ over $\mathit{GF}(p)$ and cryptographic key sizes 128 bits up to 640 bits that meet the following: chapter 11.1 of ISO/IEC 11770-3-2015[16] and chapter 5.4 of ANXI X9.63[20]. ### X25519 Key Exchange Function The X25519 key exchange operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/X25519 Cryptographic operation (X25519) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/X25519 The TSF shall perform Diffie-Hellman Key Exchange in accordance with a specified cryptographic algorithm X25519 and cryptographic key sizes 256 bits that meet the following chapter 6.1 of IETF RFC 7748[24]. ### SHA-256 Function The Hash operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/SHA256 Cryptographic operation (SHA-256) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/SHA256 The TSF shall perform *hashing* in accordance with a specified cryptographic algorithm SHA-256 and cryptographic key sizes none that meet the following *chapter 6.1 to 6.5 of FIPS PUB 180-4-2011[7].* #### **HMAC Function** The HMAC operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/HMAC Cryptographic operation (HMAC) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/HMAC The TSF shall perform keyed-hash message authentication code calculation in accordance with a specified cryptographic algorithm *SHA-1, SHA-224, SHA-256, SHA-384 and SHA-512* and cryptographic key sizes *none* that meet the following FIPS PUB 198-1-2008[27]. ### **CRC Function** The CRC operation of the TOE shall meet the requirement "Cryptographic operation (FCS\_COP.1)" as specified below. FCS\_COP.1/CRC Cryptographic operation (CRC) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key management], FCS\_CKM.4 Cryptographic key destruction FCS\_COP.1.1/CRC The TSF shall perform *calculation of cyclic redundancy checks* in accordance with a specified cryptographic algorithm *CRC-16* and *CRC-32* and cryptographic key sizes *none* that meet the following *chapter 2.2.7.4* of *ITU-* T X.25[29] and chapter 3.2.8 of IEEE 802.3[30]. #### • FCS CKM.1 #### **RSA Key Generation** The RSA key generation function shall meet the requirement "Cryptographic key generation (FCS\_CKM.1)" FCS\_CKM.1/RSA Cryptographic key generation (RSA) **Hierarchical to:** No other components **Dependencies:** [FCS\_CKM.2 Cryptographic key distribution, or FCS\_COP.1 Cryptographic operation] FCS\_CKM.4 Cryptographic key destruction **FCS\_CKM.1.1/RSA** The TSF shall perform *key generation* in accordance with *RSA* cryptographic key sizes 512 bits up to 4096 bits with the step size of 64 bits that meet the following: PKCS #1[11] and chapter 5.1 of FIPS PUB 186-4[8]. **Application Note:** Although FIPS PUB 186-4 key generation only allows the key size of 1024, 2048 and 3072 bits, the TOE can support key generation with various size that followed the generation method in FIPS PUB 186-4. ### **Elliptic Curve Key Generation** The ECC key generation function shall meet the requirement "Cryptographic key generation (FCS\_CKM.1)" FCS\_CKM.1/ECC Cryptographic key generation (ECC) **Hierarchical to:** No other components **Dependencies:** [FCS\_CKM.2 Cryptographic key distribution, or FCS\_COP.1 Cryptographic operation] FCS\_CKM.4 Cryptographic key destruction FCS\_CKM.1.1/ECC The TSF shall perform key generation in accordance with Elliptic Curve EC cryptographic key sizes 128 bits up to 640 bits that meet the following FIPS chapter 6.2.1 of PUB 186-4[8]. ### X25519 Key Generation The X25519 key generation function shall meet the requirement "Cryptographic key generation (FCS\_CKM.1)" FCS\_CKM.1/X25519 Cryptographic key generation (X25519) **Hierarchical to:** No other components **Dependencies:** [FCS\_CKM.2 Cryptographic key distribution, or FCS\_COP.1 Cryptographic operation] FCS\_CKM.4 Cryptographic key destruction FCS\_CKM.1.1/X25519 The TSF shall perform key generation in accordance with X25519 cryptographic key sizes 256 bits that meet the following chapter 6.1 of IETF RFC 7748[24]. ### FCS\_CKM.4 #### **Crypto Library Key Destruction** The Crypto Library key destruction function shall meet the requirement "Cryptographic key destruction (FCS\_CKM.4)" FCS\_CKM.4/CL Cryptographic key destruction (CL) **Hierarchical to:** No other components **Dependencies:** [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key generation] FCS\_CKM.4.1/CL The TSF shall destroy cryptographic keys in accordance with a specified cryptographic key destruction method: overwrite the key buffer and registers with random numbers or zeros that meets the following: none. **Application Note:** The TOE provides the Security IC Embedded Software with Crypto Library calls to perform various cryptographic algorithms that involve keys (e.g., RSA, ECDSA, ECDH, X25519, etc.). Through the parameters of the Crypto Library calls, the Security IC Embedded Software provides keys for the cryptographic algorithms. To perform its cryptographic algorithms Crypto Library copies these keys, or a transformation thereof, to the working-buffer (supplied by the Security IC Embedded Software) and/or the memory/special function registers of the TOE. Crypto Library will overwrite these keys before returning control to the Security IC Embedded Software. **Note:** Clearing of keys that are provided by the Security IC Embedded Software to the Crypto Library is the responsibility of the Security IC Embedded Software. #### • FCS\_CKM.5 #### **Cryptographic Key Derivation** The Cryptographic key destruction function shall meet the requirement "Cryptographic key derivation (FCS\_CKM.5)" FCS\_CKM.5/KDF Cryptographic key derivation (KDF) **Hierarchical to:** No other components **Dependencies:** [FCS\_CKM.2 Cryptographic key distribution, or FCS\_COP.1 Cryptographic operation] FCS\_CKM.4 Cryptographic key destruction FCS\_CKM.5.1/KDF The TSF shall derive cryptographic keys session key from a shared secret in accordance with a specified cryptographic key derivation algorithm ANSI X9.63 Key Derivation Function, HKDF, and KDF in Counter Mode that meet the following: chapter 5.6.3 of ANSI X9.63[20], IETF RFC 5869[25], and chapter 3 and 4 of NIST SP800-108[26]. ## 6.1.2.3 Memory and Register Access Control The security functional requirements in Table 14 address the Memory and Register Access Control Policy of the TOE. It is enforced by restriction based on the following system operation modes: - Boot Mode (BO) - Test Mode (TE) - Analysis Mode (AN) - Application Mode with the following CPU privilege levels: - Privileged (AP-P) - Unprivileged (AP-U) The Memory and Register Access Control Policy controls access to two groups of objects, which are *objects for access control to memories* and *objects for access control to Special Function Registers*. The objects of each group are detailed below. Objects for access control to memories are as follows: • Basic Windows: Default address windows in ROM, Flash and RAM, which do not overlap in their address ranges with each other. All address ranges are fixed in hardware. Objects for access control to Special Function Registers are as follows: - The Special Function Registers (SFR) of hardware components are composed of: - Critical configuration SFRs - Critical function SFRs - Other SFRs The *objects for access control to memories* are controlled against access rights in read (r) and write (w) and for CPU access also against access rights in execute (e). The *objects for access control to Special Function Registers* are controlled against access rights in read (r) and write (w). The Memory and Register Access Control Policy is applied to the following *subjects of access control to memories and Special Function Registers*. Subjects of access control to memories and Special Function Registers are these: CPU access over the bus system: It accesses via 5 types of software component types as follows: - BootOS: executed in BO mode - Root0: executed TE mode - AnalysisOS: executed in AN mode - OS: Operating system software in CPU Privileged level: executed in AP-P mode - App: Application software in CPU Unprivileged level: executed in AP-U mode - DMA controller access over the bus system: It accesses in the system operation mode in which the actual CPU runs. - GRACE2 co-processor access over the bus system: It accesses in the system operation mode in which the actual CPU runs. **Note:** Detailed information of all subjects and all objects for access control to memories and Special Function Registers is given in Datasheet [31]. The TOE shall meet the requirement "Subset access control (FDP\_ACC.1)" as specified below. FDP\_ACC.1 Subset access control **Hierarchical to:** No other components **Dependencies:** FDP\_ACF.1 Security attribute based access control FDP\_ACC.1.1 The TSF shall enforce the *Memory and Register Access Control Policy* on *all* subjects, all objects for access control to memories and Special Function Registers, and all operations on the objects for access control to memories and Special Function Registers. The TOE shall meet the requirement "Security attribute based access control (FDP\_ACF.1)" as specified below. FDP\_ACF.1 Security attribute based access control **Hierarchical to:** No other components **Dependencies:** FDP\_ACC.1 Subset access control FMT\_MSA.3 Static attribute initialization FDP\_ACF.1.1 The TSF shall enforce the *Memory and Register Access Control Policy* to objects based on the following: the subjects access the objects according to the following memory and register access control rules. **FDP\_ACF.1.2** The TSF shall enforce the following rules to determine if an operation among controlled subjects and controlled objects is allowed: - Memory: evaluate the corresponding access permission control information of the memory range of the objects during the access to determine whether the accesses can be granted to perform the operation by the subject. - Register: evaluate the corresponding access permission control information of the register address of the objects during the access to determine whether the accesses can be granted to perform the operation by the subject. FDP\_ACF.1.3 The TSF shall explicitly authorize access of subjects to objects based on the following additional rules: none FDP\_ACF.1.4 The TSF shall explicitly deny access of subjects to objects based on the following additional rules: none The TOE shall meet the requirement "Static attribute initialization (FMT\_MSA.3)" as specified below. FMT\_MSA.3 Static attribute initialization **Hierarchical to:** No other components **Dependencies:** FMT\_MSA.1 Management of security attributes FMT\_SMR.1 security roles FMT\_MSA.3.1 The TSF shall enforce the *Memory Access Control Policy* to provide restrictive default values for security attributes that are used to enforce the SFP. FMT\_MSA.3.2 The TSF shall allow *no subject* to specify alternative initial values to override the default values when an object or information is created. The TOE shall meet the requirement "Management of security attributes (FMT\_MSA.1)" as specified below: FMT\_MSA.1 Management of security attributes **Hierarchical to:** No other components **Dependencies:** [FDP\_ACC.1 Subset access control or FDP\_IFC.1 Subset information flow control] FMT\_SMF.1 Specification of management functions FMT\_SMR.1 Security roles FMT\_MSA.1.1 The TSF shall enforce the *Memory and Register Access Control Policy* to restrict the ability to *modify* the security attributes to the application software running in CPU privileged level. The TOE shall meet the requirement "Specification of management functions (FMT\_SMF.1)" as specified below: FMT\_SMF.1 Specification of management functions **Hierarchical to:** No other components **Dependencies:** No dependencies FMT\_SMF.1.1 The TSF shall be capable of performing the following security management functions: • The application software in CPU Privileged level shall be able to call the configuration in HAL or access MMU Registers to configure the MMU • Change in the CPU privilege level # **6.2 Security Assurance Requirements** The evaluation assurance level is EAL6 augmented with ALC\_FLR.1. In the following Table 15, the security assurance requirements are given. | Aspect | Acronym | Description | |----------------------------|-----------|-------------------------------------------| | Development | ADV_ARC.1 | Security Architecture design | | | ADV_FSP.5 | Functional specification | | | ADV_IMP.2 | Implementation representation | | | ADV_INT.3 | TSF internals | | | ADV_SPM.1 | Security policy modelling | | | ADV_TDS.5 | TOE design | | Guidance Documents | AGD_OPE.1 | Operational user guidance | | | AGD_PRE.1 | Preparative procedures | | Life-Cycle Support | ALC_CMC.5 | CM capabilities | | | ALC_CMS.5 | CM scope | | | ALC_DEL.1 | Delivery procedures | | | ALC_DVS.2 | Development security | | | ALC_FLR.1 | Flaw remediation | | | ALC_LCD.1 | Life-cycle definition | | | ALC_TAT.3 | Tools and techniques | | Security Target Evaluation | ASE_CCL.1 | Conformance claims | | | ASE_ECD.1 | Extended components definition | | | ASE_INT.1 | ST introduction | | | ASE_OBJ.2 | Security objectives | | | ASE_REQ.2 | Derived security requirements | | | ASE_SPD.1 | Security problem definition | | | ASE_TSS.1 | TOE summary specification | | Tests | ATE_COV.3 | Analysis of coverage | | | ATE_DPT.3 | Depth | | | ATE_FUN.2 | Functional testing | | | ATE_IND.2 | Independent testing - sample | | Vulnerability Assessment | AVA_VAN.5 | Advanced methodical vulnerability testing | Table 15: Assurance components The assignment for ADV\_SPM.1 is defined as follows: ADV\_SPM.1 Formal TOE security policy model **Hierarchical to:** No other components **Dependencies:** ADV\_FSP.4 Complete functional specification **ADV\_SPM.1.1D** The developer shall provide a formal security policy model for the following: • Access Control Policy of the TOE: FDP\_ACC.1, FDP\_ACF.1, FMT\_MSA.1, FMT\_MSA.3 and FMT\_SMF.1) # 6.3 Security Requirements Rationale # 6.3.1 Rationale for Security Functional Requirements The security functional requirements rationale of the TOE is defined and described in [PP] section 6.3 for the following security functional requirements: FDP\_ITT.1, FDP\_IFC.1, FPT\_ITT.1, FPT\_PHP.3, FDP\_SDI.2, FDP\_SDC.1, FPT\_FLS.1, FRU\_FLT.2, FMT\_LIM.1, FMT\_LIM.2, FCS\_RNG.1, and FAU\_SAS.1. The security functional requirements FDP\_ACC.1, FDP\_ACF.1, FMT\_MSA.1. FMT\_MSA.3, FMT\_SMF.1, FCS\_COP.1, FCS\_CKM.1, FCS\_CKM.4 and FCS\_CKM.5 are defined in the following description: | Objective | TOE Security Functional Requirements | |-----------|---------------------------------------------------| | O.TDES | - FCS_COP.1/TDES "Cryptographic operation" | | | - FCS_CKM.4/TDES "Cryptographic key destruction" | | O.AES | - FCS_COP.1/AES "Cryptographic operation" | | | - FCS_CKM.4/AES "Cryptographic key destruction" | | O.RSA | - FCS_CKM.1/RSA "Cryptographic key generation" | | | - FCS_COP.1/RSA "Cryptographic operation" | | | - FCS_CKM.4/CL "Cryptographic key destruction" | | O.ECC | - FCS_CKM.1/ECC "Cryptographic key generation" | | | - FCS_COP.1/ECDSA "Cryptographic operation" | | | - FCS_COP.1/ECDH "Cryptographic operation" | | | - FCS_CKM.4/CL "Cryptographic key destruction" | | O.X25519 | - FCS_CKM.1/X25519 "Cryptographic key generation" | | | - FCS_COP.1/X25519 "Cryptographic operation" | | | - FCS_CKM.4/CL "Cryptographic key destruction" | | O.SHA256 | - FCS_COP.1/SHA256 "Cryptographic operation" | | Objective | TOE Security Functional Requirements | |--------------|-------------------------------------------------------| | O.HMAC | - FCS_COP.1/HMAC "Cryptographic operation" | | | - FCS_CKM.4/CL "Cryptographic key destruction" | | O.KDF | - FCS_CKM.5/KDF "Cryptographic key derivation" | | | - FCS_CKM.4/CL "Cryptographic key destruction" | | O.CRC | - FCS_COP.1/CRC "Cryptographic operation" | | O.MEM-ACCESS | - FDP_ACC.1 "Subset access control" | | O.SFR-ACCESS | - FDP_ACF.1 "Security attribute based access control" | | | - FMT_MSA.1 "Management of security attributes" | | | - FMT_MSA.3 "Static attribute initialization" | | | - FMT_SMF.1 "Specification of management functions" | Table 16: Rational for Additional Security Functional Requirements in the ST The table above gives an overview, how the security functional requirements are combined to meet the security objectives. The detailed justification is given in the following: The security functional requirement(s) "Cryptographic operation (FCS\_COP.1)" exactly requires those functions to be implemented, which are demanded by O.TDES, O.AES, O.ECC, O.RSA, O.X25519, O.SHA256, O.HMAC, O.KDF and O.CRC. Therefore, FCS\_COP.1 is suitable to meet the security objective. The justification of the security objective and the additional requirements (both for the TOE and its environment) show that they do not contradict to the rationale already given in the Protection Profile for the assumptions, policy and threats defined there. The security functional requirement "Subset access control (FDP\_ACC.1)" with the related Security Function Policy (SFP) "Memory and Register Access Control Policy" exactly require the implementation of an area/address based memory and register access control as required by O.MEM-ACCESS and O.SFR-ACCESS. The related TOE security functional requirements FDP\_ACC.1, FDP\_ACF.1, FMT\_MSA.1, FMT\_MSA.3 and FMT\_SMF.1 cover these security objectives. The implementation of these functional requirements is represented by the dedicated privilege level concept. The justification of the security objective and the additional requirements show that they do not contradict to the rationale already given in the Protection Profile for the assumptions, policy and threats defined there. Moreover, these additional security functional requirements cover the requirements by CC part 2 [CC2] user data protection of chapter 11 which are not refined by the [PP]. Nevertheless, the developer of the Smartcard Embedded Software must ensure that the additional functions are used as specified and that the User Data processed by these functions are protected as defined for the application context. The TOE only provides the tool to implement the policy defined in the context of the application. # 6.3.2 Dependencies of Security Functional Requirements The dependence of security functional requirements is defined and described in [PP] section 6.3.2 for the following security functional requirements: FDP\_ITT.1, FDP\_IFC.1, FPT\_ITT.1, FPT\_PHP.3, FDP\_SDI.2, FDP\_SDC.1, FPT\_FLS.1, FRU\_FLT.2, FMT\_LIM.1, FMT\_LIM.2, FCS\_RNG.1 and FAU\_SAS.1. The dependence of security functional requirements for the security functional requirements FDP\_ACC.1, FDP\_ACF.1, FMT\_MSA.1. FMT\_MSA.3, FMT\_SMF.1, FCS\_COP.1, FCS\_CKM.1, FCS\_CKM.4, FCS\_CKM.5 and FDP\_SDI.2 is defined in the following description. | Security Functional Requirement | Dependencies | Fulfilled by security requirements | |---------------------------------|---------------------------|------------------------------------| | FCS_COP.1/TDES | FDP_ITC.1 or FDP_ITC.2 or | No, see comment 1 | | | FCS_CKM.1 | | | | FCS_CKM.4 | FCS_CKM.4/TDES | | FCS_COP.1/AES | FDP_ITC.1 or FDP_ITC.2 or | No, see comment 1 | | | FCS_CKM.1 | | | | FCS_CKM.4 | FCS_CKM.4/AES | | FCS_COP.1/RSA | FDP_ITC.1 or FDP_ITC.2 or | FCS_CKM.1/RSA (for keys if | | | FCS_CKM.1 | generated by this SFR) otherwise | | | | see comment 1 | | | | | | | FCS_CKM.4 | FCS_CKM.4/CL | | FCS_CKM.1/RSA | FCS_CKM.2 or FCS_COP.1 | FCS_COP.1/RSA | | | FCS_CKM.4 | FCS_CKM.4/CL | | FCS_COP.1/ECDSA | FDP_ITC.1 or FDP_ITC.2 or | FCS_CKM.1/ECC (for keys if | | | FCS_CKM.1 | generated by this SFR) otherwise | | | | see comment 1 | | | FCS_CKM.4 | FCS_CKM.4/CL | | FCS_COP.1/ECDH | FDP_ITC.1 or FDP_ITC.2 or | FCS_CKM.1/ECC (for keys if | | | FCS_CKM.1 | generated by this SFR), | | | | otherwise see comment 1 | | | FCS_CKM.4 | FCS_CKM.4/CL | | Security Functional Requirement | Dependencies | Fulfilled by security requirements | |---------------------------------|---------------------------|------------------------------------| | FCS_CKM.1/ECC | FCS_CKM.2 or FCS_COP.1 | FCS_COP.1/ECDSA, | | | | FCS_COP.1/ECDH | | | FCS_CKM.4 | FCS_CKM.4/CL | | FCS_COP.1/X25519 | FDP_ITC.1 or FDP_ITC.2 or | FCS_CKM.1/X25519 (for keys if | | | FCS_CKM.1 | generated by this SFR), | | | | otherwise see comment 1 | | | FCS_CKM.4 | FCS_CKM.4/CL | | FCS_CKM.1/X25519 | FCS_CKM.2 or FCS_COP.1 | FCS_COP.1/X25519 | | | FCS_CKM.4 | FCS_CKM.4/CL | | FCS_COP.1/SHA256 | FDP_ITC.1 or FDP_ITC.2 or | No, see comment 1 | | | FCS_CKM.1 | | | | FCS_CKM.4 | No, see comment 3 | | FCS_COP.1/HMAC | FDP_ITC.1 or FDP_ITC.2 or | No, see comment 1 | | | FCS_CKM.1 | | | | FCS_CKM.4 | No, see comment 3 | | FCS_COP.1/CRC | FDP_ITC.1 or FDP_ITC.2 or | No, see comment 1 | | | FCS_CKM.1 | | | | FCS_CKM.4 | No, see comment 3 | | FCS_CKM.4/CL | FDP_ITC.1 or FDP_ITC.2 or | FCS_CKM.1/RSA | | | FCS_CKM.1 | FCS_CKM.1/ECC | | | | FCS_CKM.1/X25519 | | FCS_CKM.5/KDF | FCS_CKM.2 or FCS_COP.1 | No, see comment 4 | | | FCS_CKM.4 | FCS_CKM.4/CL | | FDP_ACC.1 | FDP_ACF.1 | Yes, FDP_ACF.1 | | FDP_ACF.1 | FDP_ACC.1 | Yes, FDP_ACC.1 | | | FMT_MSA.3 | Yes, FMT_MSA.3 | | FMT_MSA.3 | FMT_MSA.1 | Yes, FMT_MSA.1 | | | FMT_SMR.1 | No, see comment 2 | | FMT_MSA.1 | FDP_ACC.1 or FDP_IFC.1 | Yes, FDP_ACC.1 | | | FMT_SMR.1 | No, see comment 2 | | | FMT_SMF.1 | Yes, FMT_SMF.1 | | FMT_SMF.1 | None | N/A | | Security Functional<br>Requirement | Dependencies | Fulfilled by security requirements | |------------------------------------|--------------|------------------------------------| | FDP_SDI.2 | None | N/A | Table 17: Dependency for cryptographic operation requirement #### Comment 1: The security functional requirement "Cryptographic operation (FCS\_COP.1)" met by the TOE have the following dependencies: [FDP\_ITC.1 Import of user data without security attributes, or FDP\_ITC.2 Import of user data with security attributes, or FCS\_CKM.1 Cryptographic key generation] For the security functional requirements FCS\_COP.1/TDES and FCS\_COP.1/AES, the respective dependencies FCS\_CKM.1 and FDP\_ITC.1 or FDP\_ITC.2 have to be fulfilled by the environment. That means, that the environment shall meet the requirements FCS\_CKM.1 or the requirements FDP\_ITC.1 or FDP\_ITC.2 as defined in CC part 2, section 11.7. For the security functional requirement FCS\_COP.1/RSA, FCS\_COP.1/ECDSA, FCS\_COP.1/ECDH and FCS\_COP.1/X25519, the respective dependencies FDP\_ITC.1 or FDP\_ITC.2 have to be fulfilled by the environment if the key is not generated by FCS\_CKM.1/RSA or FCS\_CKM.1/ECC or FCS\_CKM.1/X25519. For the security functional requirements FCS\_COP.1/SHA256, FCS\_COP.1/HMAC and FCS\_COP.1/CRC, the respective dependencies FCS\_CKM.1 and FDP\_ITC.1 or FDP\_ITC.2 have to be fulfilled by the environment. That means, that the environment shall meet the requirements FCS\_CKM.1 or the requirements FDP\_ITC.1 or FDP\_ITC.2 as defined in CC part 2, section 11.7. #### **End of Comment** #### Comment 2: The dependency FMT\_SMR.1 introduced by the two components FMT\_MSA.1 and FMT\_MSA.3 is not considered in this Security Target. Because the security attributes shall be managed by Security IC Embedded Software based on which the Security IC Embedded Software shall be capable to maintain roles and assign users to roles appropriate to its needs. #### **End of Comment** #### Comment 3: The dependencies of Security Functional Requirements FCS\_COP.1/SHA256, FCS\_COP.1/HMAC and FCS\_COP.1/CRC on Security Functional Requirements FCS\_CKM.4 don't have to be considered in this Security Target since their operations do not need any cryptographic keys. #### **End of Comment** #### Comment 4: The dependencies of Security Functional Requirement FCS\_CKM.5/KDF on FCS\_CKM.2 or FCS\_COP.1 are not considered in this Security Target if these SFRs are not fulfilled. This is because the KDF function of TOE will not directly distribute or use the derived key, and the decision on how a derived key is distributed or used on cryptographic functions shall be left to the Security IC Embedded Software. **End of Comment** ## 6.3.3 Rationale for Security Assurance Requirements The chosen assurance level EAL6 and the augmentation with the requirements ALC\_FLR.1 were chosen in order to meet the assurance expectations of product applications. In Table 15, the different assurance levels are shown as well as the augmentations. The augmentations to EAL4 in the Protection Profile[PP] are mandatory for EAL6. ALC\_FLR.1 is added to cover policies and procedures that are applied to track and correct flaws and to support surveillance of the TOE. ## 6.3.4 Security Requirements are internally Consistent For this chapter [PP] section 6.3.4 can be applied completely. In addition to the discussion in section 6.3 of [PP] the security functional requirement FCS\_COP.1 is introduced. The security functional requirements required to meet the security objectives O.Leak-Inherent, O.Phys-Probing, O.Malfunction, O.Phys-Manipulation and O.Leak-Forced also protect the cryptographic algorithms implemented according to the security functional requirement FCS\_COP.1. Therefore, these security functional requirements support the secure implementation and operation of FCS COP.1. The implemented level concept represents the area based memory access protection enforced by the TOE or MMU. As an attacker could attempt to manipulate the privilege level definition as defined and present in the TOE, the functional requirement FDP\_ACC.1 and the related other requirements have to be protected themselves. The security functional requirements required to meet the security objectives O.Phys-Probing, O.Malfunction, O.Phys-Manipulation, O.SFR-ACCESS and O.MEM-ACCESS also protect the area based memory access control function implemented according to the security functional requirement described in the security functional requirement FDP\_ACC.1 with reference to the Memory Access Control Policy and details given in FDP\_ACF.1. Therefore, those security functional requirements support the secure implementation and operation of FDP\_ACF.1 with its dependent security functional requirements. The requirement FDP\_SDI.2.1 allows detection of integrity 1 errors of data stored in memory. FDP\_SDI.2.2 in addition allows correction of one-bit errors or taking further action. Both meet the security objective O.Malfunction. The requirements FRU\_FLT.2, FPT\_FLS.1, and FDP\_ACC.1 which also meet this objective are independent from FDP\_SDI.2 since they deal with the observation of the correct operation of the TOE and not with the memory content directly. # 7 TOE Summary Specification # 7.1 Security Functionality of the TOE The TOE Security Functionality (TSF) is composed of Security Features (SF) and Security Mechanisms (SM). They together fulfill the security functional requirements (SFR) for the TOE. The Security Functions and Security Mechanisms related to SFRs of the TOE are summarized in Table 18 and described in section 7.2 and section 7.3. | Security Function /<br>Security Mechanism | Name | Fulfilled SFR | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | SF.RNG | Random Number Generator | FCS_RNG.1/PTG.2<br>FCS_RNG.1/DRG.3 | | SF.TDES | TDES coprocessor and TDES function library | FCS_COP.1/TDES<br>FCS_CKM.4/TDES | | SF.AES | AES coprocessor and AES function library | FCS_COP.1/AES<br>FCS_CKM.4/AES | | SF.RSA | RSA security function library, RSA<br>Key Generator | FCS_COP.1/RSA<br>FCS_CKM.1/RSA<br>FCS_CKM.4/CL | | SF.ECC | Elliptic Curve Digital Signature<br>Algorithm (ECDSA), Elliptic Curve<br>Diffie-Hellman (ECDH) and ECC<br>Key Generator | FCS_COP.1/ECDSA<br>FCS_COP.1/ECDH<br>FCS_CKM.1/ECC<br>FCS_CKM.4/CL | | SF.X25519 | Diffie-Hellman key exchange and key generation with X25519 function | FCS_COP.1/X25519<br>FCS_CKM.1/X25519<br>FCS_CKM.4/CL | | SF.SHA256 | High security level SHA-256 function library | FCS_COP.1/SHA256 | | SF.HMAC | HMAC function library | FCS_COP.1/HMAC<br>FCS_CKM.4/CL | | SF.KDF | KDF function library | FCS_CKM.5/KDF<br>FCS_CKM.4/CL | | SF.CRC | CRC function library | FCS_COP.1/CRC | | SF.OPC | Operating condition monitoring | FRU_FLT.2 | | SF.SST | Sensor self-test | FPT_FLS.1 | | SF.SHD | Top level shielding | FPT_PHP.3 | | SM.MED | Memory encryption | FDP_SDC.1<br>FDP_SDI.2 | | SM.ASC | Memory address scrambling | | | SM.MIT | Memory integrity check | | | Security Function /<br>Security Mechanism | Name | Fulfilled SFR | |-------------------------------------------|--------------------------------------------------------|-------------------------------------| | SM.DIT | Data integrity check | | | SM.BBL | Bus data blinding | FPT_PHP.3<br>——FDP_ITT.1 | | SM.MSK | crypto algorithm blinding countermeasure | FPT_ITT.1 FDP_IFC.1 | | SM.DMY | crypto algorithm dummy operation | | | SSM.MSK | crypto algorithm blinding<br>countermeasure<br>RSA/ECC | | | SSM.TMP | Test Mode entry protection | FMT_LIM.1<br>FMT_LIM.2 | | SF.STO | Secure storage | FAU_SAS.1 | | SF.MAC | Memory Access Control | FDP_ACC.1<br>FDP_ACF.1 | | SF.RAC | Register Access Control | FMT_MSA.1<br>FMT_MSA.3<br>FMT_SMF.1 | Table 18 Security Functions/Mechanisms of the TOE # 7.2 Security Functions ## 7.2.1 SF.RNG SF.RNG provides random number generation functions: TRNG and DRNG. The TOE implements the physical hardware True Random Number Generator (TRNG) which conforms to class PTG.2 of the pre-defined RNG classes in AlS 20/31[14]. It is suitable for generation of signature key pairs, generation of session keys for symmetric encryption mechanisms, random padding bits, zero-knowledge proofs, seeds for Deterministic Random Number Generation (DRNG). The Deterministic Random Number Generation (DRNG), with seeds generated by the TRNG, conforms to DRG.3 class of the pre-defined RNG classes AIS-20/31 [14]. ## **7.2.2 SF.TDES** By utilizing the DES/TDES Crypto coprocessor, Crypto Library provides security service for TDES supporting 2 key (112 bits) and 3 keys (168 bits) in ECB, CBC, OFB, CFB, CTR, CBC-MAC, CMAC and RetailMAC. It resists against Side Channel Analysis and Fault Attack. For TDES function, padding methods follows ISO 9797-1 Padding Method 1 and Padding Method 2[5] and PKCS#5[22] are also supported by Crypto Library, however they are not in the evaluation scope. ## 7.2.3 SF.AES By utilizing the AES Crypto coprocessor, Crypto Library provides security service for AES supporting 128-bit, 192-bit and 256-bit key in ECB, CBC, OFB, CFB, CTR, GCM, CCM, CBC-MAC and CMAC. It resists against Side Channel Analysis and Fault Attack. For AES function, padding method follows ISO 9797-1 Padding Method 1 and Padding Method 2[5] and PKCS#5[22] are also supported by Crypto Library, however they are not in the evaluation scope. ## 7.2.4 SF.RSA By utilizing the GRACE2, Crypto Library provides RSA security services that implement the RSA algorithm and the RSA-CRT algorithm for key generation, data encryption, decryption, signature and verification. The supported key length is from 512 bits up to 4096 bits with the step size of 64 bits. It resists against Side Channel Analysis and Fault Attack. Crypto Library provides RSA key generation function with RSA cryptographic key sizes 512 bits up to 4096 bits with the step size of 64 bits. It resists against Side Channel Analysis and Fault Attack. Message and signature padding and de-padding functions that follows PKCS#1 v1.5[12], PKCS#1 v2.1[11] and ISO/IEC 9796-2[23] are also supported by Crypto Library, however they are not in the evaluation scope. ## 7.2.5 SF.ECC By utilizing the GRACE2, Crypto Library provides ECDSA (ECC over GF(p)) signature generation and verification services, and the point multiplication function for ECDH (key exchange) without compressed point supports. The supported key length is from 128 bits up to 640 bits. It resists against Side Channel Analysis and Fault Attack. Crypto Library also provides ECC over GF(p) key generation with Elliptic Curve EC cryptographic key sizes 128 bits up to 640 bits. It resists against Side Channel Analysis and Fault Attack. ## 7.2.6 SF.X25519 By utilizing the GRACE2, Crypto Library provides Diffie-Hellman key exchange and key generation with X25519 function. The X25519 function performs scalar multiplication on the Montgomery form of the Curve25519. The supported key length is fixed to 256 bits. It resists against Side Channel Analysis and Fault Attack. #### 7.2.7 SF.SHA256 The TOE implemented functions for high security level Secure Hash Algorithms SHA-256. It resists against differential and non-differential side channel attacks ## **7.2.8 SF.HMAC** The TOE implemented functions for HMAC to calculate Keyed-Hash Authentication Code. Crypto Library can support the calculation of HMAC authentication code with SHA-1, SHA-224, SHA-256, SHA-384 and SHA-512 algorithms. The HMAC algorithm can use either the standard security level or high security level version of SHA, depending on required security level. #### 7.2.9 SF.KDF The TOE implemented functions for Hash-based key derivation, HMAC-based key derivation, and CMAC-based key derivation. For Hash-based and HMAC-based key derivation, both standard security level SHA (SHA-1, SHA-224, SHA-256, SHA-384 and SHA-512) and high security level SHA (secure SHA-256) are supported. For CMAC-based key derivation, TDES with 3 keys, AES-128, AES-192 and AES-256 are all supported. #### 7.2.10 SF.CRC With support of hardware accelerator, the TOE can provide functions to calculate CRC-16 and CRC-32 for cyclic redundancy check with protection against Side Channel Analysis. ## 7.2.11 SF.OPC SF.OPC controls operating conditions of the TOE by security functionality that actively monitors certain electrical parameters. ## 7.2.12 SF.SST The TOE implemented sensor self-test function, which can be called by user to check whether the sensors can correctly send alarm signals. ## 7.2.13 SF.SHD The TOE is protected from physical probing and physical manipulation of its hardware, its IC Dedicated Software, its TSF data and the Security IC Embedded Software. #### 7.2.14 SF.STO TOE provides test procedure to store initialization data or pre-personalization data before TOE delivery. #### 7.2.15 SF.MAC SF.MAC controls access to the memories of the TOE. This is done based on MMU in the bus system that block certain access ports for particular memories. #### 7.2.16 SF.RAC SF.RAC controls access to the Special Function Registers of the TOE. This is done based on physical restrictions in the bus system and the access control logic inside each peripherals. # 7.3 Security Mechanisms ## 7.3.1 SM.MED The data stored in Flash/ROM/RAM/PKCRAM is encrypted by the hardware to protect the confidentiality of the data from physical probing or observation on the memories. #### 7.3.2 SM.ASC The data stored in Flash/ROM/RAM/PKCRAM is disarranged by the hardware to protect the confidentiality of the data from physical probing or observation on the memories. ## 7.3.3 SM.MIT The integrity of the data stored in Flash/ROM/RAM/PKCRAM is checked by the hardware to protect the integrity of the data from manipulation. ## 7.3.4 SM.DIT The integrity of the data transmitting on the SAHB and SAPB, the data stored in security relevant registers and the security relevant signals is checked by the hardware to protect data integrity. #### 7.3.5 SM.BBL The data on SAHB and SAPB are protected to prevent data leakage. ## 7.3.6 SM.MSK Masking scheme is implemented in hardware to protect itself from side channel attack. ## 7.3.7 SM.DMY Dummy operations are performed to hide sensitive operations while performing cryptographic operations. ## 7.3.8 SSM.MSK Masking scheme is implemented in Crypto Library to protect itself from side channel attack. ## 7.3.9 SSM.TMP The Test Mode function is disabled at the end of the manufacturing phase. The TOE in field is prevented from re-enabling the Test Mode function. # 8 Bibliography # 8.1 Standards | [CC1] | Common Criteria for Information Technology Security Evaluation Part 1: Introduction and general model, Version 3.1, Revision 5, April 2017, CCMB-2017-04-001 | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [CC2] | Common Criteria for Information Technology Security Evaluation Part 2: Security functional components, Version 3.1, Revision 5, April 2017, CCMB-2017-04-002 | | [CC3] | Common Criteria for Information Technology Security Evaluation Part 3: Security assurance components, Version 3.1, Revision 5, April 2017, CCMB-2017-04-003 | | [PP] | Security IC Platform Protection Profile, Version 1.0, 13th Jan. 2014, registered and certified by Bundesamtfür Sicherheitinder Informationstechnik (BSI) under the reference BSI-PP-0084 | | [1] | NIST SP 800-38A: Recommendation for Block Cipher Modes of Operation, National Institute of Standards and Technology, Edition 2001 | | [2] | Addendum to NIST SP 800-38A: Recommendation for Block Cipher Modes of Operation: Three Variants of Ciphertext Stealing for CBC Mode, National Institute of Standards and Technology, October 2010 | | [3] | NIST SP 800-38D: Recommendation for Block Cipher Modes of Operation: Galois/Counter Mode (GCM) and GMAC, November 2007, Morris Dworkin, National Institute of Standards and Technology | | [4] | NIST SP 800-90A, Revision 1: Recommendation for Random Number Generation Using Deterministic Random Bit Generators, June 2015, Elaine Barker and John Kelsey, National Institute of Standards and Technology | | [5] | ISO/IEC 9797-1:2011 - Information technology - Security techniques - Message Authentication Codes (MACs) - Part 1: Mechanisms using a block cipher | | [6] | FIPS PUB 81-1980: DES modes of operation, Federal Information Processing Standards Publication, December 2nd, 1980, US Department of Commerce/National Institute of Standards and Technology | | [7] | FIPS PUB 180-4-2011: Secure Hash Standard, Federal Information Processing Standards Publication, February 2011, US Department of Commerce/National Institute of Standards and Technology | | [8] | FIPS PUB 186-4-2013: Digital Signature Standard, Federal Information Processing Standards Publication, 2013, July, National Institute of Standards and Technology | | [9] | FIPS PUB 197-2001: ADVANCED ENCRYPTION STANDARD (AES), Federal Information Processing Standards Publication 197, November 26, 2001, U.S. Department of Commerce/National Institute of Standards and Technology | | [10] | ANSI X9.62-1998: Public Key Cryptography For The Financial Services Industry: The Elliptic Curve Digital Signature Algorithm (ECDSA), September 1998, American National Standards Institute | | [11] | PKCS#1 v2.1: RSA Cryptography Standard, June 2002, RSA Laboratories | | [12] | PKCS#1 v1.5: RSA Encryption, March 1998, RSA Laboratories | | [13] | NIST SP 800-67, Recommendation for the Triple Data Encryption Algorithm (TDEA) Block Cipher, National Institute of Standards and Technology, Revised January 2012 | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [14] | Anwendungshinweise und Interpretationen zum Schema (AIS), Funktionalitätsklassen und Evaluationsmethodologie für deterministische Zufallszahlengeneratoren, Version 3, 15.05.2013, Bundesamt für Sicherheit in der Informationstechnik (BSI) | | [15] | ISO/IEC 14888-3-2015: Information technology – Security techniques – Digital signatures with appendix Part 3: Discrete logarithm based mechanisms, 2016 | | [16] | ISO/IEC 11770-3-2015: Information technology – Security techniques – Key management - Part 3: Mechanisms using asymmetric techniques, 2015 | | [17] | ANSI X9.62: Public Key Cryptography For The Financial Services Industry: The Elliptic Curve Digital Signature Algorithm (ECDSA), September 1998, American National Standards Institute | | [18] | ISO/IEC 15946-1:2008 - Information technology - Security techniques Cryptographic techniques based on elliptic curves - Part 1: General, 2008 | | [19] | JIL-ATT-SC: Attack Methods for Smartcards and Similar Devices, Joint Interpretation Library, Version 1.5, February 2009 | | [20] | ANSI X9.63: Public Key Cryptography For The Financial Services Industry: Key Agreement and Key Transport Using Elliptic Curve Cryptography, December 2011, American National Standards Institute | | [21] | NIST SP 800-38C: Recommendation for Block Cipher Modes of Operation: The CCM Mode for Authentication and Confidentiality, July 2007, Morris Dworkin, National Institute of Standards and Technology | | [22] | PKCS #5 v2.0: Password-Based Cryptography Specification, March 1999, RSA Laboratories | | [23] | ISO/IEC 9796-2:2010 - Information Technology - Security Techniques - Digital Signature Scheme Giving Message Recovery - Part 2: Integer factorization based mechanisms | | [24] | IETF RFC 7748: Elliptic Curves for Security, January 2016, Internet Research Task Force (IRTF) | | [25] | IETF RFC 5869: HMAC-based Extract-and-Expand Key Derivation Function (HKDF), May 2010, Internet Engineering Task Force (IETF) | | [26] | NIST SP800-108: Recommendation for Key Derivation Using Pseudorandom Functions, August 2022. Lily Chen, National Institute of Standards and Technology | | [27] | FIPS PUB 198-1-2008: The Keyed-Hash Message Authentication Code (HMAC), Federal Information Processing Standards Publication, July 2008, US Department of Commerce/National Institute of Standards and Technology | | [28] | NIST SP 800-38B: Recommendation for Block Cipher Modes of Operation: the CMAC Mode for Authentication, May 2005, Morris Dworkin, National Institute of Standards and Technology | | [29] | "SERIES X: DATA NETWORKS AND OPEN SYSTEM COMMUNICATION, Public data networks - Interfaces", International Telecommunication Union, ITU-T Recommendation X.25, October 1996 | | [30] | "IEEE Standard for Information technology - Telecommunications and information exchange between systems - Local and metropolitan area networks - Specific requirements Part 3: Carrier sense multiple access with collision detection (CSMA/CD) access method and physical layer specifications", IEEE Computer Society, IEEE Std 802.3-2005, December 2005 | # 8.2 Developer Documents | [31] | GSE20 Datasheet, Version 1.0, 24 Oct 2023, Shenzhen Goodix Technology Co., Ltd. | |------|-----------------------------------------------------------------------------------------------------| | [32] | GSE20 Preparative Procedures, Version 1.3, 25 Apr 2024, Shenzhen Goodix Technology Co., Ltd. | | [33] | GSE20 User Manual, Version 0.4, 1 Sep 2023, Shenzhen Goodix Technology Co., Ltd. | | [34] | GSE20 Security User Guidance Manual, Version 1.4, 22 Mar 2024, Shenzhen Goodix Technology Co., Ltd. | # 9 Legal and Contact Information #### Copyright © 2024 Shenzhen Goodix Technology Co., Ltd. All rights reserved. Any excerption, backup, modification, translation, transmission or commercial use of this document or any portion of this document, in any form or by any means, without the prior written consent of Shenzhen Goodix Technology Co., Ltd is prohibited. #### **Trademarks and Permissions** GODIX and other Goodix trademarks are trademarks of Shenzhen Goodix Technology Co., Ltd. All other trademarks and trade names mentioned in this document are the property of their respective holders. #### Disclaimer Information contained in this document is intended for your convenience only and is subject to change without prior notice. It is your responsibility to ensure its application complies with technical specifications. Shenzhen Goodix Technology Co., Ltd. (hereafter referred to as "Goodix") makes no representation or guarantee for this information, express or implied, oral or written, statutory or otherwise, including but not limited to representation or guarantee for its application, quality, performance, merchantability or fitness for a particular purpose. Goodix shall assume no responsibility for this information and relevant consequences arising out of the use of such information. Without written consent of Goodix, it is prohibited to use Goodix products as critical components in any life support system. Under the protection of Goodix intellectual property rights, no license may be transferred implicitly or by any other means. #### Shenzhen Goodix Technology Co., Ltd. Headquarters: 2F. & 13F., Tower B, Tengfei Industrial Building, Futian Free Trade Zone, Shenzhen, China TEL: +86-755-33338828 FAX: +86-755-33338099 Website: http://www.goodix.com